Digitally Assisted On-Chip Body Bias Tuning Scheme for Ultra Low-Power VLSI Systems

被引:7
|
作者
Okuhara, Hayate [1 ]
Ben Ahmed, Akram [1 ]
Amano, Hideharu [1 ]
机构
[1] Keio Univ, Yokohama, Kanagawa 2230061, Japan
关键词
Ultra low-power designs; near-threshold; body bias control; on-chip; automatic body biasing; system design; DIE VARIABILITY COMPENSATION; UTBB FD-SOI; THRESHOLD-VOLTAGE; ENERGY-EFFICIENCY; SUPPLY VOLTAGE; CORE PROCESSOR; TO-DIE; FREQUENCY; CIRCUITS; CMOS;
D O I
10.1109/TCSI.2018.2811504
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Body bias control is one of the most efficient means to reduce leakage power, adjust process variation, and apply performance boost. However, such control incurs a certain power overhead that has to be reduced, especially in ultra low-power systems. In order to exploit the advantages of body bias control while guaranteeing power efficiency, an on-chip control scheme is required. Conventionally, on-chip body bias control relies on the use of digital-analog converters. However, such analog circuits require a high power supply voltage and an additional power source, resulting in a considerable power overhead and an increased system cost. In this paper, an on-chip "Digitally assisted Automatic Body-bias Tuning" (DART) scheme for ultra low-power systems is proposed and evaluated. The proposed scheme controls the body bias voltage so as to meet the timing constraints of a given target system. Since DABT is based on "Digitally assisted" circuitries, it can decrease the power supply voltage to near-threshold region and, therefore, a significant amount of power overhead can be reduced. The proposed system is fabricated with the 65-nm silicon on thin box (SOTS) process, a fully depleted silicon on insulator technology. We demonstrate that the chip can achieve the expected functionality, even with 0.35 V of power supply voltage, and with only a few micro watts of power overhead. Moreover, the efficiency of the proposed system is evaluated with a MIPS processor, adopted as a case study. According to the obtained evaluation results, the proposed system can enable 80% of leakage reduction while maintaining the frequency required to meet the timing constraints of the adopted target MIPS processor.
引用
收藏
页码:3241 / 3254
页数:14
相关论文
共 50 条
  • [21] A Low-Power On-Chip Calibration Technique for Pipelined ADCs
    Peng, Xizhu
    Mao, Zuowei
    Gao, Ang
    Che, Laishen
    Tang, He
    2017 IEEE 12TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2017, : 612 - 615
  • [22] Low-power wireless on-chip microparticle manipulation system
    Dei, Yoshiaki
    Kishiwada, Yasushi
    Yamane, Rie
    Inoue, Taisuke
    Matsuoka, Toshimasa
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2015, 54 (04)
  • [23] On-Chip Bus Serialization Method for Low-Power Communications
    Lee, Jaesung
    ETRI JOURNAL, 2010, 32 (04) : 540 - 547
  • [24] On-chip passive optical diode with low-power consumption
    Liu, Li
    Yue, Jin
    Fan, Xiaokang
    Xue, Wei
    OPTICS EXPRESS, 2018, 26 (25): : 33463 - 33472
  • [25] Variation-Tolerant and Low-Power Source-Synchronous Multicycle On-Chip Interconnect Scheme
    Ghoneima, Maged
    Ismail, Yehea
    Khellah, Muhammad
    De, Vivek
    VLSI DESIGN, 2007,
  • [26] Digital Assisted Current Sensing Scheme for on-chip Power Management
    Narasimman, Neelakantan
    Singh, Ravinder Pal
    2019 IEEE 4TH INTERNATIONAL FUTURE ENERGY ELECTRONICS CONFERENCE (IFEEC), 2019,
  • [27] A novel low-voltage low-power analogue VLSI implementation of neural networks with on-chip back-propagation learning
    Carrasco, M
    Garde, A
    Murillo, P
    Serrano, L
    BIOENGINEERED AND BIOINSPIRED SYSTEMS II, 2005, 5839 : 25 - 38
  • [28] An adaptive on-chip voltage regulation technique for low-power applications
    Dragone, N
    Aggarwal, A
    Carley, LR
    ISLPED '00: PROCEEDINGS OF THE 2000 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2000, : 20 - 24
  • [29] On a design of crossroad switches for low-power on-chip communication architectures
    Shen, Jih-Sheng
    Chang, Kuei-Chung
    Chen, Tien-Fu
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 477 - +
  • [30] Adaptive on-chip voltage regulation technique for low-power applications
    Carnegie Mellon Univ, Pittsburgh, PA, United States
    Proceedings of the International Symposium on Low Power Electronics and Design, Digest of Technical Papers, 2000, : 20 - 24