Electrical and optical clock distribution networks for gigascale microprocessors

被引:40
|
作者
Mule', AV [1 ]
Glytsis, EN [1 ]
Gaylord, TK [1 ]
Meindl, JD [1 ]
机构
[1] Georgia Inst Technol, Microelect Res Ctr, Atlanta, GA 30332 USA
关键词
high performance; high-speed interconnect; optical; optoelectronic integrated circuits; system level; VLSI;
D O I
10.1109/TVLSI.2002.801604
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A summary of electrical and optical approaches to clock distribution within high-performance microprocessors is presented. System-level properties of intrachip electrical clock distribution networks corresponding to three microprocessor families are summarized. It is found that global clock interconnect performance and short-term jitter present the greatest challenges to the continued use of conventional clock distribution methodologies. An extrapolation of trends describing the percentage of clock period consumed by global skew and short-term jitter identifies the 32-nm technology generation of the 2002 International Technology Roadmap for Semiconductors (ITRS) as the first technology generation within which alternate methods of clock distribution may be warranted. Research efforts investigating interboard through intrachip optical clock distribution are also summarized. An optical distribution network compatible with high volume manufacturing in conjunction with a suitable means of providing optical-to-electrical signal conversion comprise the two fundamental challenges facing successful implementation of an optical clock distribution network. It is found that a global guided-wave distribution capable of efficient input and output coupling of optical power is required to meet the first challenge. The identification of a suitable means of optical-to-electrical conversion, however, remains an active topic of research.
引用
收藏
页码:582 / 594
页数:13
相关论文
共 50 条
  • [31] Impact of interconnects on the optimal power-performance tradeoff for clock distribution in microprocessors
    Saint-Laurent, Martin
    Swaminathan, Madhavan
    IEEE Topical Meeting on Electrical Performance of Electronic Packaging, 2000, : 311 - 314
  • [32] Clock skew analysis in optical clock distribution network
    Tosik, Grzegorz
    Abramowicz, Filip
    Lisik, Zbigniew
    Gaffiot, Frederic
    2007 PROCEEDINGS OF THE 9TH INTERNATIONAL CONFERENCE ON THE EXPERIENCE OF DESIGNING AND APPLICATION OF CAD SYSTEMS IN MICROELECTRONICS, 2007, : 422 - +
  • [33] Design and analysis of power distribution networks in PowerPC™ microprocessors
    Dharchoudhury, A
    Panda, R
    Blaauw, D
    Vaidyanathan, R
    Tutuianu, B
    Bearden, D
    1998 DESIGN AUTOMATION CONFERENCE, PROCEEDINGS, 1998, : 738 - 743
  • [34] Impact of interconnects on the optimal power-performance tradeoff for clock distribution in microprocessors
    Saint-Laurent, M
    Swaminathan, M
    ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING, 2000, : 311 - 314
  • [35] Polylithic integration of electrical and optical interconnect technologies for gigascale fiber-to-the-chip communication
    Mule, AV
    Villalaz, RA
    Joseph, PJ
    Naeemi, A
    Kohl, PA
    Gaylord, TK
    Meindl, JD
    IEEE TRANSACTIONS ON ADVANCED PACKAGING, 2005, 28 (03): : 421 - 433
  • [36] TOLERANCE MECHANISMS IN CLOCK DISTRIBUTION NETWORKS
    不详
    HEWLETT-PACKARD JOURNAL, 1994, 45 (06): : 70 - 71
  • [37] High performance clock distribution networks
    Friedman, EG
    JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 1997, 16 (2-3): : 113 - 116
  • [38] Analysis of jitter in clock distribution networks
    Darapu, R
    Zhang, CW
    Forbes, L
    2004 IEEE WORKSHOP ON MICROELECTRONIC AND ELECTRON DEVICES, 2004, : 45 - 47
  • [39] High Performance Clock Distribution Networks
    Eby G. Friedman
    Journal of VLSI signal processing systems for signal, image and video technology, 1997, 16 : 113 - 116
  • [40] Optical Clock Distribution in Electronic Systems
    Stuart K. Tewksbury
    Lawrence A. Hornak
    Journal of VLSI signal processing systems for signal, image and video technology, 1997, 16 : 225 - 246