Electrical and optical clock distribution networks for gigascale microprocessors

被引:40
|
作者
Mule', AV [1 ]
Glytsis, EN [1 ]
Gaylord, TK [1 ]
Meindl, JD [1 ]
机构
[1] Georgia Inst Technol, Microelect Res Ctr, Atlanta, GA 30332 USA
关键词
high performance; high-speed interconnect; optical; optoelectronic integrated circuits; system level; VLSI;
D O I
10.1109/TVLSI.2002.801604
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A summary of electrical and optical approaches to clock distribution within high-performance microprocessors is presented. System-level properties of intrachip electrical clock distribution networks corresponding to three microprocessor families are summarized. It is found that global clock interconnect performance and short-term jitter present the greatest challenges to the continued use of conventional clock distribution methodologies. An extrapolation of trends describing the percentage of clock period consumed by global skew and short-term jitter identifies the 32-nm technology generation of the 2002 International Technology Roadmap for Semiconductors (ITRS) as the first technology generation within which alternate methods of clock distribution may be warranted. Research efforts investigating interboard through intrachip optical clock distribution are also summarized. An optical distribution network compatible with high volume manufacturing in conjunction with a suitable means of providing optical-to-electrical signal conversion comprise the two fundamental challenges facing successful implementation of an optical clock distribution network. It is found that a global guided-wave distribution capable of efficient input and output coupling of optical power is required to meet the first challenge. The identification of a suitable means of optical-to-electrical conversion, however, remains an active topic of research.
引用
收藏
页码:582 / 594
页数:13
相关论文
共 50 条
  • [1] An optical clock distribution network for gigascale integration
    Mule, AV
    Schultz, SM
    Gaylord, TK
    Meindl, JD
    PROCEEDINGS OF THE IEEE 2000 INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE, 2000, : 6 - 8
  • [2] A clock distribution network for microprocessors
    Restle, PJ
    McNamara, TG
    Webber, DA
    Camporese, PJ
    Eng, KF
    Jenkins, KA
    Allen, DH
    Rohn, MJ
    Quaranta, MP
    Boerstler, DW
    Alpert, CJ
    Carter, CA
    Bailey, RN
    Petrovic, JG
    Krauter, BL
    McCredie, BD
    2000 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2000, : 184 - 187
  • [3] A clock distribution network for microprocessors
    Restle, PJ
    McNamara, TG
    Webber, DA
    Camporese, PJ
    Eng, KF
    Jenkins, KA
    Allen, DH
    Rohn, MJ
    Quaranta, MP
    Boerstler, DW
    Alpert, CJ
    Carter, CA
    Bailey, RN
    Petrovick, JG
    Krauter, BL
    McCredie, BD
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2001, 36 (05) : 792 - 799
  • [4] Optical versus electrical interconnections for clock distribution networks in new VLSI technologies
    Tosik, G
    Gaffiot, F
    Lisik, Z
    O'Connor, I
    Tissafi-Drissi, F
    INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2003, 2799 : 461 - 470
  • [5] Quantitative comparison of optical and electrical H, X, and Y clock distribution networks
    Karami, Mohammad Azim
    Afzali-Kusha, Ali
    Faraji-Dana, Reza
    Rostami, Masoud
    IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, PROCEEDINGS: EMERGING VLSI TECHNOLOGIES AND ARCHITECTURES, 2007, : 488 - +
  • [6] Clock Distribution Methodology for PowerPC™ Microprocessors
    Shantanu Ganguly
    Daksh Lehther
    Satyamurthy Pullela
    Journal of VLSI signal processing systems for signal, image and video technology, 1997, 16 : 181 - 189
  • [7] A multi-PLL clock distribution architecture for gigascale integration
    Saint-Laurent, M
    Swaminathan, M
    IEEE COMPUTER SOCIETY WORKSHOP ON VLSI 2001, PROCEEDINGS, 2001, : 30 - 35
  • [8] Clock distribution methodology for PowerPC(TM) microprocessors
    Ganguly, S
    Lehther, D
    Pullela, S
    JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 1997, 16 (2-3): : 181 - 189
  • [9] A comparison of electrical and optical clock networks in nanometer technologies
    Ackland, B
    Razavi, B
    West, L
    CICC: PROCEEDINGS OF THE IEEE 2005 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2005, : 779 - 782
  • [10] Receiver-less optical clock injection for clock distribution networks
    Debaes, C
    Bhatnagar, A
    Agarwal, D
    Chen, R
    Keeler, GA
    Helman, NC
    Thienpont, H
    Miller, DAB
    IEEE JOURNAL OF SELECTED TOPICS IN QUANTUM ELECTRONICS, 2003, 9 (02) : 400 - 409