A clock distribution network for microprocessors

被引:183
|
作者
Restle, PJ [1 ]
McNamara, TG
Webber, DA
Camporese, PJ
Eng, KF
Jenkins, KA
Allen, DH
Rohn, MJ
Quaranta, MP
Boerstler, DW
Alpert, CJ
Carter, CA
Bailey, RN
Petrovick, JG
Krauter, BL
McCredie, BD
机构
[1] IBM Corp, TJ Watson Res Ctr, Yorktown Heights, NY 10598 USA
[2] IBM Corp, Rochester, MN 55901 USA
[3] IBM Corp, Austin, TX 78758 USA
[4] IBM Corp, Poughkeepsie, NY 12601 USA
[5] Agere Syst, Austin, TX 78758 USA
关键词
circuit tuning; clock distribution; inductance; interconnect analysis; transmission lines; visualization;
D O I
10.1109/4.918917
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A global clock distribution strategy used on several microprocessor chips is described, The clock network consists of buffered tunable trees or treelike networks, with the final level of trees all driving a single common grid covering most of the chip. This topology combines advantages of both trees and grids. A new tuning method was required to efficiently tune such a large strongly connected interconnect network consisting of up to 6 m of wire and modeled with 50000 resistors, capacitors, and inductors, Variations are described to handle different floor-planning styles. Global clock skew as low as 22 ps on large microprocessor chips has been measured.
引用
收藏
页码:792 / 799
页数:8
相关论文
共 50 条
  • [1] A clock distribution network for microprocessors
    Restle, PJ
    McNamara, TG
    Webber, DA
    Camporese, PJ
    Eng, KF
    Jenkins, KA
    Allen, DH
    Rohn, MJ
    Quaranta, MP
    Boerstler, DW
    Alpert, CJ
    Carter, CA
    Bailey, RN
    Petrovic, JG
    Krauter, BL
    McCredie, BD
    2000 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2000, : 184 - 187
  • [2] Clock Distribution Methodology for PowerPC™ Microprocessors
    Shantanu Ganguly
    Daksh Lehther
    Satyamurthy Pullela
    Journal of VLSI signal processing systems for signal, image and video technology, 1997, 16 : 181 - 189
  • [3] Clock distribution methodology for PowerPC(TM) microprocessors
    Ganguly, S
    Lehther, D
    Pullela, S
    JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 1997, 16 (2-3): : 181 - 189
  • [4] Electrical and optical clock distribution networks for gigascale microprocessors
    Mule', AV
    Glytsis, EN
    Gaylord, TK
    Meindl, JD
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2002, 10 (05) : 582 - 594
  • [5] Routing With Constraints for Post-Grid Clock Distribution in Microprocessors
    Shelar, Rupesh S.
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2010, 29 (02) : 245 - 249
  • [6] An Algorithm for Routing with Capacitance/Distance Constraints for Clock Distribution in Microprocessors
    Shelar, Rupesh S.
    ISPD 2009 ACM INTERNATIONAL SYMPOSIUM ON PHYSICAL DESIGN, 2009, : 141 - 147
  • [7] Impact of interconnects on the optimal power-performance tradeoff for clock distribution in microprocessors
    Saint-Laurent, Martin
    Swaminathan, Madhavan
    IEEE Topical Meeting on Electrical Performance of Electronic Packaging, 2000, : 311 - 314
  • [8] Impact of interconnects on the optimal power-performance tradeoff for clock distribution in microprocessors
    Saint-Laurent, M
    Swaminathan, M
    ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING, 2000, : 311 - 314
  • [9] Clock skew analysis in optical clock distribution network
    Tosik, Grzegorz
    Abramowicz, Filip
    Lisik, Zbigniew
    Gaffiot, Frederic
    2007 PROCEEDINGS OF THE 9TH INTERNATIONAL CONFERENCE ON THE EXPERIENCE OF DESIGNING AND APPLICATION OF CAD SYSTEMS IN MICROELECTRONICS, 2007, : 422 - +
  • [10] Integrated Power and Clock Distribution Network
    Esmaeili, Seyed E.
    Al-Kahlili, Asim J.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2013, 21 (10) : 1941 - 1945