4-Gb/s track and hold circuit using parasitic capacitance canceller

被引:0
|
作者
Sato, T [1 ]
Takagi, S [1 ]
Fujii, N [1 ]
Hashimoto, Y [1 ]
Sakata, K [1 ]
Okada, H [1 ]
机构
[1] Tokyo Inst Technol, Tokyo 152, Japan
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A 4-Gb/s track and hold (T/H) circuit with a parasitic capacitance canceller is proposed. The parasitic capacitance canceller is connected in parallel with a load capacitance of the T/H circuit and acts as a negative capacitance. The proposed T/H circuit can reduce 26 % of its chip area and 37 % of the power dissipation compared with those of a conventional one since the cancellation circuit equivalently reduces a load capacitance of the T/H circuit. The proposed T/H circuit is applied to a 4-Gb/s 5-bit flash ADC fabricated in a 90 nm CMOS process. Thanks to the cancellation circuit riot only a reduction of its power consumption but also an extension of a bandwidth can be achieved. In particular the bandwidth is extended up to 2 GHz. The measurement results shows that a signal to noise and distortion ratio (SINAD) of the ADC at 2 GHz is improved to about 27 dB.
引用
收藏
页码:347 / 350
页数:4
相关论文
共 50 条
  • [41] Experimental demonstration for 40-km fiber and 2-m wireless transmission of 4-Gb/s OOK signals at 100-GHz carrier
    Tang, Chanjuan
    Li, Rongling
    Shao, Yufeng
    Chi, Nan
    Yu, Jianjun
    Dong, Ze
    Chang, G. K.
    CHINESE OPTICS LETTERS, 2013, 11 (02)
  • [42] Efficient mismatch-insensitive track-and-hold circuit using low-voltage floating-gate MOS transistors
    Worapishet, A
    Moolpho, K
    Ngarmnil, J
    IEICE TRANSACTIONS ON ELECTRONICS, 2005, E88C (06): : 1148 - 1153
  • [43] 12-GB/S DECISION CIRCUIT IC USING ALGAAS/GAAS HBT TECHNOLOGY
    ICHINO, H
    ISHIHARA, N
    YAMAUCHI, Y
    NAKAJIMA, O
    NAGATA, K
    NITTONO, T
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1990, 25 (06) : 1538 - 1543
  • [44] A 40Gb/s driver circuit using a novel inductive bandwidth extension technique
    Kucharski, D
    Kornegay, KT
    VLSI Circuits and Systems II, Pts 1 and 2, 2005, 5837 : 130 - 138
  • [45] A 2.5-V 45-Gb/s decision circuit using SiGeBiCMOS logic
    Dickson, TO
    Beerkens, R
    Voinigescu, SP
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (04) : 994 - 1003
  • [46] Circuit Simulation of a Silicon-Carbide MOSFET Considering the Effect of the Parasitic Elements on Circuit Boards by Using S-parameters
    Yanagi, Tatsuya
    Sakairi, Hiroyuki
    Otake, Hirotaka
    Kuroda, Naotaka
    Kitagawa, Seiya
    Hashimoto, Noriyoshi
    Takeda, Ryo
    Nakahara, Ken
    THIRTY-THIRD ANNUAL IEEE APPLIED POWER ELECTRONICS CONFERENCE AND EXPOSITION (APEC 2018), 2018, : 2875 - 2878
  • [47] A 220-MSample/s CMOS Sample-and-Hold Circuit Using Double-Sampling
    Mikko Waltari
    Kari Halonen
    Analog Integrated Circuits and Signal Processing, 1999, 18 : 21 - 31
  • [48] A 220-MSample/s CMOS sample-and-hold circuit using double-sampling
    Waltari, M
    Halonen, K
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 1999, 18 (01) : 21 - 31
  • [49] Hold Error Minimization Method on S/H Circuit Using Feedforward Neural Network as a Function Approximation
    Setiabudi, Agung
    Tamura, Hiroki
    Tanno, Koichi
    Abidin, Zainul
    2018 ELECTRICAL POWER, ELECTRONICS, COMMUNICATIONS, CONTROLS, AND INFORMATICS SEMINAR (EECCIS), 2018, : 131 - 135
  • [50] A 5-Bit 10GS/s 65nm Flash ADC with Feedthrough Cancellation Track-and-Hold Circuit
    Chen, Gang
    Luo, Yifei
    Drake, Allen
    Zhou, Kuan
    2009 52ND IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 2009, : 423 - 426