4-Gb/s track and hold circuit using parasitic capacitance canceller

被引:0
|
作者
Sato, T [1 ]
Takagi, S [1 ]
Fujii, N [1 ]
Hashimoto, Y [1 ]
Sakata, K [1 ]
Okada, H [1 ]
机构
[1] Tokyo Inst Technol, Tokyo 152, Japan
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A 4-Gb/s track and hold (T/H) circuit with a parasitic capacitance canceller is proposed. The parasitic capacitance canceller is connected in parallel with a load capacitance of the T/H circuit and acts as a negative capacitance. The proposed T/H circuit can reduce 26 % of its chip area and 37 % of the power dissipation compared with those of a conventional one since the cancellation circuit equivalently reduces a load capacitance of the T/H circuit. The proposed T/H circuit is applied to a 4-Gb/s 5-bit flash ADC fabricated in a 90 nm CMOS process. Thanks to the cancellation circuit riot only a reduction of its power consumption but also an extension of a bandwidth can be achieved. In particular the bandwidth is extended up to 2 GHz. The measurement results shows that a signal to noise and distortion ratio (SINAD) of the ADC at 2 GHz is improved to about 27 dB.
引用
收藏
页码:347 / 350
页数:4
相关论文
共 50 条
  • [21] 4-GB/S TRANSMISSION EXPERIMENT OVER 117 KM OF OPTICAL FIBER USING A Ti:LiNbO3 EXTERNAL MODULATOR.
    Korotky, Steven K.
    Eisenstein, Gadi
    Gnauck, Alan H.
    Kasper, Byron L.
    Veselka, John J.
    Alferness, Rod C.
    Buhl, Lawrence L.
    Burrus, C.A.
    Huo, Tai-Chan Donald
    Stulz, L.W.
    Ciemiecki Nelson, Katherine
    Cohen, Leonard G.
    Dawson, Robert W.
    Campbell, Joe C.
    Journal of Lightwave Technology, 1985, LT-3 (05)
  • [22] A 4-Gb/s CMOS Modulator with High Isolation and Large Output Power for Q-Band Applications
    Liu, Zhiqing
    Li, Penglin
    Liao, Yuli
    Jiang, Zhengdong
    Chen, Zhilin
    Liu, Huihua
    Zhao, Chenxi
    Kang, Kai
    2018 INTERNATIONAL CONFERENCE ON MICROWAVE AND MILLIMETER WAVE TECHNOLOGY (ICMMT2018), 2018,
  • [23] 5 GS/s Track and Hold Circuit in 90-nm CMOS Technology Process
    dela Cerna Lowaton, Allenn
    Auguis, Daryl S.
    2015 INTERNATIONAL CONFERENCE ON HUMANOID, NANOTECHNOLOGY, INFORMATION TECHNOLOGY,COMMUNICATION AND CONTROL, ENVIRONMENT AND MANAGEMENT (HNICEM), 2015, : 492 - +
  • [24] An Active Track and Hold Circuit With Linearity Enhancement Technique and Its Analysis Using Volterra Series
    Jang, Junyoung
    Lee, Geunhaeng
    Kim, Tae Wook
    IEEE ACCESS, 2024, 12 : 32482 - 32492
  • [25] A 60-GHz 4-Gb/s Fully Integrated NRZ-to-QPSK Fiber-Wireless Modulator
    Wang, Yipeng
    Luo, Duona
    Pan, Quan
    Jing, Liwen
    Li, Zhixin
    Yue, C. Patrick
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2017, 64 (03) : 653 - 663
  • [26] A Gb/s VLC Transmission Using Hardware Preequalization Circuit
    Huang, Xingxing
    Shi, Jianyang
    Li, Jiehui
    Wang, Yiguang
    Chi, Nan
    IEEE PHOTONICS TECHNOLOGY LETTERS, 2015, 27 (18) : 1915 - 1918
  • [27] FULLY BIPOLAR, 120-MSAMPLE/S 10-B TRACK-AND-HOLD CIRCUIT
    VORENKAMP, P
    VERDAASDONK, JPM
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1992, 27 (07) : 988 - 992
  • [28] 5-bit, 10 GSamples/s track-and-hold circuit with input feedthrough cancellation
    Wang, I. -H.
    Lin, J. -L.
    Liu, S. -I.
    ELECTRONICS LETTERS, 2006, 42 (08) : 457 - 459
  • [29] 3-D Integrated Track-and-Hold Circuit Using InAs Nanowire MOSFETs and Capacitors
    Wu, Jun
    Wernersson, Lars-Erik
    IEEE ELECTRON DEVICE LETTERS, 2016, 37 (07) : 851 - 854
  • [30] 4-Gb/s low-power PRBS generator with wave-pipeline technique in 0.18-μm CMOS
    Sasaki, Masahiro
    Ikeda, Makoto
    Asada, Kunihiro
    2006 13TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-3, 2006, : 1007 - 1010