Single transistor primitive for timing and power modelling of CMOS gates

被引:4
|
作者
Chatzigeorgiou, A [1 ]
Nikolaidis, S
机构
[1] Aristotelian Univ Salonika, Dept Comp Sci, GR-54006 Salonika, Greece
[2] Aristotelian Univ Salonika, Dept Phys, GR-54006 Salonika, Greece
关键词
D O I
10.1080/002072100415675
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
An accurate and efficient method for modelling CMOS gates by a single equivalent transistor is introduced in this paper. The output waveform of a CMOS inverter is obtained by solving the circuit differential equation considering only the conducting transistor of the inverter. The effect of the short-circuiting transistor is incorporated as a differentiation of the width of the conducting transistor. The proposed model is the simplest primitive that can be used in order to obtain the propagation delay and short-circuit power dissipation of CMOS gates. Consequently, it can offer significant speed improvement to existing dynamic timing and power simulators while maintaining a sufficient level of accuracy.
引用
收藏
页码:1227 / 1238
页数:12
相关论文
共 50 条
  • [31] Transistor sizing for low power CMOS circuits
    Borah, M
    Owens, RM
    Irwin, MJ
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1996, 15 (06) : 665 - 671
  • [32] Power Delay Analysis of CMOS Reversible Gates for Low Power Application
    Majumder, Souvik
    Bhattacharyya, Shreya
    Debnath, Papiya
    Chanda, Manash
    2020 INTERNATIONAL CONFERENCE ON COMPUTATIONAL PERFORMANCE EVALUATION (COMPE-2020), 2020, : 620 - 625
  • [33] Modelling transport in single electron transistor
    Dinh Sy Hien
    Huynh Lam Thu Thao
    Le Hoang Minh
    APCTP-ASEAN WORKSHOP ON ADVANCED MATERIALS SCIENCE AND NANOTECHNOLOGY (AMSN08), 2009, 187
  • [34] On modelling and characterization of single electron transistor
    El-Seoud, A. K. Abu
    El-Banna, M.
    Hakim, M. A.
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2007, 94 (6-8) : 573 - 585
  • [36] MOS transistor mismatch modelling for high voltage CMOS processes
    Posch, W
    Rappitsch, G
    Leonardelli, G
    2005 IEEE/SEMI ADVANCED SEMICONDUCTOR MANUFACTURING CONFERENCE AND WORKSHOP: ADVANCING SEMICONDUCTOR MANUFACTURING EXCELLENCE, 2005, : 256 - 260
  • [37] Leakage Current Analysis in Static CMOS Logic Gates for a Transistor Network Design Approach
    Tonfat, Jorge
    Flach, Guilherme
    Reis, Ricardo
    PROCEEDINGS OF 2016 26TH INTERNATIONAL WORKSHOP ON POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION (PATMOS), 2016, : 107 - 113
  • [38] Analytical input mapping for modelling energy dissipation of complex CMOS gates
    Di, J
    Yuan, JS
    Hagedorn, M
    IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS, 2004, 151 (04): : 294 - 299
  • [39] NBTI-aware technique for transistor sizing of high-performance CMOS gates
    da Silva, Mauricio B.
    Camargo, Vinicius V. A.
    Brusamarello, Lucas
    Wirth, Gilson I.
    da Silva, Roberto
    LATW: 2009 10TH LATIN AMERICAN TEST WORKSHOP, 2009, : 205 - 209
  • [40] A new short circuit power model for complex CMOS gates
    Wang, Q
    Vrudhula, BK
    IEEE ALESSANDRO VOLTA MEMORIAL WORKSHOP ON LOW-POWER DESIGN, PROCEEDINGS, 1999, : 98 - 106