Single transistor primitive for timing and power modelling of CMOS gates

被引:4
|
作者
Chatzigeorgiou, A [1 ]
Nikolaidis, S
机构
[1] Aristotelian Univ Salonika, Dept Comp Sci, GR-54006 Salonika, Greece
[2] Aristotelian Univ Salonika, Dept Phys, GR-54006 Salonika, Greece
关键词
D O I
10.1080/002072100415675
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
An accurate and efficient method for modelling CMOS gates by a single equivalent transistor is introduced in this paper. The output waveform of a CMOS inverter is obtained by solving the circuit differential equation considering only the conducting transistor of the inverter. The effect of the short-circuiting transistor is incorporated as a differentiation of the width of the conducting transistor. The proposed model is the simplest primitive that can be used in order to obtain the propagation delay and short-circuit power dissipation of CMOS gates. Consequently, it can offer significant speed improvement to existing dynamic timing and power simulators while maintaining a sufficient level of accuracy.
引用
收藏
页码:1227 / 1238
页数:12
相关论文
共 50 条
  • [1] A TIMING MODEL FOR STATIC CMOS GATES
    CHEN, HY
    DUTTA, S
    1989 IEEE INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN: DIGEST OF TECHNICAL PAPERS, 1989, : 72 - 75
  • [2] Transistor Reordering for Electrical Improvement in CMOS Complex Gates
    Munoz, Marcello M.
    Kessler, Henrique
    Porto, Marcelo
    Camargo, Vinicius V.
    2022 35TH SBC/SBMICRO/IEEE/ACM SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN (SBCCI 2022), 2022,
  • [3] Transistor-Level Optimization of CMOS Complex Gates
    Possani, Vinicius N.
    Marques, Felipe S.
    da Rosa Junior, Leomar S.
    Callegaro, Vinicius
    Reis, Andre I.
    Ribas, Renato P.
    2013 IEEE 4TH LATIN AMERICAN SYMPOSIUM ON CIRCUITS AND SYSTEMS (LASCAS), 2013,
  • [4] Quality Factors of Ionizing Radiation in CMOS Transistor Gates
    Chen, C. -Z.
    Sun, Y.
    Hu, David Y.
    Wu, Hanming
    2019 CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE (CSTIC), 2019,
  • [5] A Comparative Study of CMOS Gates with Minimum Transistor Stacks
    da Rosa Junior, Leomar S.
    Marques, Felipe S.
    Schneider, Felipe R.
    Ribas, Renato P.
    Reis, Andre I.
    SBCCI2007: 20TH SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN, 2007, : 93 - 98
  • [6] Modelling the operation of pass transistor and CPL gates
    Chatzigeorgiou, A
    Nikolaidis, S
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2001, 88 (09) : 977 - 1000
  • [7] Logic gates with a single graphene transistor
    Sordan, Roman
    Traversi, Floriano
    Russo, Valeria
    APPLIED PHYSICS LETTERS, 2009, 94 (07)
  • [8] AN EFFICIENT TIMING MODEL FOR CMOS COMBINATIONAL LOGIC GATES
    WU, CY
    HWANG, JS
    CHANG, C
    CHANG, CC
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1985, 4 (04) : 636 - 650
  • [9] fT Enhancement of CMOS Transistor Using Isolated Polysilicon Gates
    Loo, Xi Sung
    Win, Moe Z.
    Yeo, Kiat Seng
    PROCEEDINGS OF THE 2018 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS SYMPOSIUM (RFIC), 2018, : 76 - 79
  • [10] A simplicial method for the simulation of transistor shorts in CMOS logic gates
    Lin, HJ
    Milor, L
    ISCAS '98 - PROCEEDINGS OF THE 1998 INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-6, 1998, : A300 - A303