A 6-Locking Cycles All-Digital Duty Cycle Corrector with Synchronous Input Clock

被引:2
|
作者
Kao, Shao-Ku [1 ,2 ]
机构
[1] Chang Gung Univ, Sch Elect & Comp Engn, Coll Engn, Dept Elect Engn, Taoyuan 330, Taiwan
[2] Chang Gung Univ, Sch Elect & Comp Engn, Coll Engn, Green Technol Res Ctr, Taoyuan 330, Taiwan
关键词
all digital; synchronization; fast locked; phase error; DCC; duty cycle; WIDE-RANGE; GENERATOR; DCC; DLL;
D O I
10.3390/electronics10070860
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper proposes an all-digital duty cycle corrector with synchronous fast locking, and adopts a new quantization method to effectively produce a phase of 180 degrees or half delay of the input clock. By taking two adjacent rising edges input to two delay lines, the total delay time of the delay line is twice the other delay line. This circuit uses a 0.18 mu m CMOS process, and the overall chip area is 0.0613 mm(2), while the input clock frequency is 500 MHz to 1000 MHz, and the acceptable input clock duty cycle range is 20% to 80%. Measurement results show that the output clock duty cycle is 50% +/- 2.5% at a supply voltage of 1.8 V operating at 1000 MHz, the power consumed is 10.1 mW, with peak-to-peak jitter of 9.89 ps.
引用
收藏
页数:13
相关论文
共 49 条
  • [21] An All-Digital Clock Synchronization Buffer With One Cycle Dynamic Synchronizing
    Cheng, Kuo-Hsing
    Hong, Kai-Wei
    Hsu, Chi-Fa
    Jiang, Bo-Qian
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2012, 20 (10) : 1818 - 1827
  • [22] A distributed synchronization of all-digital PLLs network for clock generation in synchronous SOCs
    Shan, Chuan
    Zianbetov, Eldar
    Anceau, Francois
    Billoint, Olivier
    Galayko, Dimitri
    2015 IEEE 13TH INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2015,
  • [23] An all-digital fast-locking programmable DLL-based clock generator
    Liang, Chuan-Kang
    Yang, Rong-Jyi
    Liu, Shen-Luan
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2008, 55 (01) : 349 - 357
  • [24] A wide-range duty-independent all-digital multiphase clock generator
    Chae, Hyunsoo
    Jung, Sangdon
    Kim, Chulwoo
    ESSCIRC 2007: PROCEEDINGS OF THE 33RD EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2007, : 186 - 189
  • [25] An all-digital built-in-self-test scheme for duty cycle corrector with de-skew circuit in NAND Flash memory
    Hai, Ya
    Liu, Fei
    Wang, Yongshan
    Kang, Jing
    MICROELECTRONICS JOURNAL, 2023, 141
  • [26] A fast-locked all-digital delay-locked loop with non-50% input duty cycle
    Kao, Shao-Ku
    Chen, Bo-Jiun
    Liu, Shen-Luan
    EDSSC: 2007 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS, VOLS 1 AND 2, PROCEEDINGS, 2007, : 1125 - 1128
  • [27] Delay-Line Based Fast-Locking All-Digital Pulsewidth-Control Circuit with Programmable Duty Cycle
    Su, Jun-Ren
    Liao, Te-Wen
    Hung, Chung-Chih
    2012 IEEE ASIAN SOLID STATE CIRCUITS CONFERENCE (A-SSCC), 2012, : 305 - 308
  • [28] An all-digital DLL with duty-cycle correction using reusable TDC
    Kao, Shao-Ku
    Hsieh, Yi-Hsien
    Cheng, Hsiang-Chi
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2016, 44 (05) : 1055 - 1070
  • [29] A Fast-Locking All-Digital Clock and Data Recovery Circuit Using Successive Approximation
    AbdelRahman, Ahmed E.
    Ibrahim, Sameh A.
    2016 IEEE 59TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2016, : 81 - 84
  • [30] All-Digital High-Resolution PWM With a Wide Duty-Cycle Range
    Morales, Juan I.
    Chierchie, Fernando
    Mandolesi, Pablo S.
    Paolini, Eduardo E.
    2019 ARGENTINE CONFERENCE ON ELECTRONICS (CAE), 2019, : 15 - 20