A new method for extracting interface state and border trap densities in high-k/III-V MOSFETs

被引:0
|
作者
Sereni, G. [1 ]
Vandelli, L. [1 ]
Larcher, L. [1 ]
Morassi, L. [1 ,2 ]
Veksler, D. [2 ]
Bersuker, G.
机构
[1] Univ Modena & Reggio Emilia, DISMI, Reggio Emilia, Italy
[2] SEMATECH Albany, Albany, NY USA
来源
2014 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM | 2014年
关键词
InGaAs; high-k; III-V semiconductors; CV characteristics; interface traps; border traps; SURFACE STATES; MOS; DEVICES;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Increased CMOS performance requires the introduction of alternative materials as substrate and gate dielectrics. III-V materials and in particular InGaAs can provide superior electron mobility compared to classic Si substrates. However, such substrate materials have non-optimal dielectric-semiconductor interfaces that can drastically reduce the device performance. Techniques for the extraction of interface and border trap profiles are required for the characterization and optimization of these materials. In this paper we present a new procedure relying on a physical charge-transport model including trap assisted tunneling, lattice relaxation and trap assisted generation and recombination of minority carriers. The procedure allows the extraction of interface and border trap densities from capacitance voltage characteristics measured at different frequencies. The technique is applied to characterize InGaAs MOSFETs Al2O3/ZrO2 stacks of different thicknesses and fabricated with different annealing conditions.
引用
收藏
页数:6
相关论文
共 50 条
  • [41] Comprehensive Analysis of Quantum Mechanical Effects of Interface Trap and Border Trap Densities of High-k Al2O3/In0.53Ga0.47As on a 300-mm Si Substrate
    Amir, Walid
    Kim, Dae-Hyun
    Kim, Tae-Woo
    IEEE ACCESS, 2020, 8 : 211464 - 211473
  • [42] Dry etching of a device quality high-k GaxGdyOz gate oxide in Ch4/H2-O2 chemistry for the fabrication of III-V MOSFETs
    Li, X.
    Zhou, H.
    Hill, R. J. W.
    Wilkinson, C. D. W.
    Thayne, I. G.
    MICROELECTRONIC ENGINEERING, 2007, 84 (5-8) : 1124 - 1127
  • [43] Charge trapping effects on Metal-Gate/High-k/III-V MOS devices assessed through C-V hysteresis
    Pazos, Sebastian M.
    Aguirre, Fernando L.
    Palumbo, Felix
    2017 ARGENTINE CONFERENCE OF MICRO-NANOELECTRONICS, TECHNOLOGY AND APPLICATIONS (CAMTA), 2017, : 21 - 25
  • [44] Invited Paper III-V Gate-Wrap-Around Field-Effect-Transistors with High-k Gate Dielectrics
    Zhou, Fei
    Xue, Fei
    Chang, Yao-Feng
    Lee, Jack
    2014 72ND ANNUAL DEVICE RESEARCH CONFERENCE (DRC), 2014, : 207 - +
  • [45] Performance Analysis of the Gate All Around Nanowire FET with Group III-V Compound Channel Materials and High-k Gate Oxides
    Shandilya, Shashank
    Madhu, Charu
    Kumar, Vijay
    TRANSACTIONS ON ELECTRICAL AND ELECTRONIC MATERIALS, 2023, 24 (03) : 228 - 234
  • [46] Exploratory analysis of the breakdown spots spatial distribution in metal gate/high-K/III-V stacks using functional summary statistics
    Miranda, E.
    O'Connor, E.
    Hurley, P. K.
    MICROELECTRONICS RELIABILITY, 2010, 50 (9-11) : 1294 - 1297
  • [47] High-K dielectric-modulated dual-cavity MOSHEMT with III-V nitride GaN/AlGaN semiconductors: application as biosensor
    Saha, Tulip Kumar
    Mukherjee, Moumita
    Dhar, Rudra Sankar
    MICROSYSTEM TECHNOLOGIES-MICRO-AND NANOSYSTEMS-INFORMATION STORAGE AND PROCESSING SYSTEMS, 2025, 31 (02): : 521 - 532
  • [48] High-performance III-V MOSFET with nano-stacked high-k gate dielectric and 3D fin-shaped structure
    Szu-Hung Chen
    Wen-Shiang Liao
    Hsin-Chia Yang
    Shea-Jue Wang
    Yue-Gie Liaw
    Hao Wang
    Haoshuang Gu
    Mu-Chun Wang
    Nanoscale Research Letters, 7
  • [49] High-performance III-V MOSFET with nano-stacked high-k gate dielectric and 3D fin-shaped structure
    Chen, Szu-Hung
    Liao, Wen-Shiang
    Yang, Hsin-Chia
    Wang, Shea-Jue
    Liaw, Yue-Gie
    Wang, Hao
    Gu, Haoshuang
    Wang, Mu-Chun
    NANOSCALE RESEARCH LETTERS, 2012, 7
  • [50] Suitability of high-k gate oxides for III-V devices: a PBTI study in In0.53Ga0.47As devices with Al2O3
    Franco, J.
    Alian, A.
    Kaczer, B.
    Lin, D.
    Ivanov, T.
    Pourghaderi, A.
    Martens, K.
    Mols, Y.
    Zhou, D.
    Waldron, N.
    Sioncke, S.
    Kauerauf, T.
    Collaert, N.
    Thean, A.
    Heyns, M.
    Groeseneken, G.
    2014 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM, 2014,