Towards Optimal Topology Aware Quantum Circuit Synthesis

被引:45
|
作者
Davis, Marc G. [1 ]
Smith, Ethan [1 ]
Tudor, Ana [1 ]
Sen, Koushik [1 ]
Siddiqi, Irfan [1 ]
Iancu, Costin [2 ]
机构
[1] Univ Calif Berkeley, Berkeley, CA 94720 USA
[2] Lawrence Berkeley Natl Lab, Berkeley, CA USA
关键词
CLIFFORD;
D O I
10.1109/QCE49297.2020.00036
中图分类号
O4 [物理学];
学科分类号
0702 ;
摘要
We present an algorithm for compiling arbitrary unitaries into a sequence of gates native to a quantum processor. As CNOT gates are error-prone for the foreseeable Noisy-Intermediate-Scale Quantum devices era, our A* inspired algorithm minimizes their count while accounting for connectivity. We discuss the formulation of synthesis as a search problem as well as an algorithm to find solutions. For a workload of circuits with complexity appropriate for the NISQ era, we produce solutions well within the best upper bounds published in literature and match or exceed hand tuned implementations, as well as other existing synthesis alternatives. In particular, when comparing against state-of-the-art available synthesis packages we show 2.4x average (up to 5.3x) reduction in CNOT count. We also show how to re-target the algorithm for a different chip topology and native gate set while obtaining similar quality results. We believe that tools like ours can facilitate algorithmic exploration and guide gate set discovery for quantum processor designers, as well as being useful for optimization in the quantum compilation tool-chain.
引用
收藏
页码:223 / 234
页数:12
相关论文
共 50 条
  • [41] Quantum circuit synthesis with diffusion models
    Fuerrutter, Florian
    Munoz-Gil, Gorka
    Briegel, Hans J.
    NATURE MACHINE INTELLIGENCE, 2024, 6 (05) : 515 - 524
  • [42] Limiting the Search Space in Optimal Quantum Circuit Mapping
    Burgholzer, Lukas
    Schneider, Sarah
    Wille, Robert
    27TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, ASP-DAC 2022, 2022, : 466 - 471
  • [43] Topology-Aware Optimal Subgrouping and Subscheduling for Generalized Explicit Multicasting on Internet
    Jia, Wen-Kang
    Liu, Gen-Hen
    Chen, Yaw-Chung
    IEEE SYSTEMS JOURNAL, 2017, 11 (04): : 2325 - 2336
  • [44] Towards Network-topology aware Virtual Machine Placement in Cloud Datacenters
    Yuchi, Xuebiao
    Shetty, Sachin
    Proceedings 2016 IEEE World Congress on Services - SERVICES 2016, 2016, : 95 - 96
  • [45] Towards Topology-and-Trust-Aware P2P Grid
    Xia, Yingjie
    Zhu, Mingzhe
    Li, Yang
    JOURNAL OF COMPUTERS, 2010, 5 (09) : 1315 - 1321
  • [46] Novel Circuit Topology Synthesis Method using Circuit Feature Mining and Symbolic Comparison
    Ferent, Cristian
    Doboli, Alex
    2014 DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION (DATE), 2014,
  • [47] Optimal Hamiltonian identification: The synthesis of quantum optimal control and quantum inversion
    Geremia, JM
    Rabitz, H
    JOURNAL OF CHEMICAL PHYSICS, 2003, 118 (12): : 5369 - 5382
  • [48] ISCLEs: Importance Sampled Circuit Learning Ensembles for Trustworthy Analog Circuit Topology Synthesis
    Gao, Peng
    McConaghy, Trent
    Gielen, Georges
    EVOLVABLE SYSTEMS: FROM BIOLOGY TO HARDWARE, PROCEEDINGS, 2008, 5216 : 11 - 21
  • [49] Towards Optimal Parallelism-Aware Service Chaining and Embedding
    Zheng, Danyang
    Shen, Gangxiang
    Cao, Xiaojun
    Mukherjee, Biswanath
    IEEE TRANSACTIONS ON NETWORK AND SERVICE MANAGEMENT, 2022, 19 (03): : 2063 - 2077
  • [50] A Mutual-Influence-Aware Heuristic Method for Quantum Circuit Mapping
    Ye, Kui
    Dai, Shengxin
    Guo, Bing
    Shen, Yan
    Liu, Chuanjie
    Bi, Kejun
    Chen, Fei
    Hu, Yuchuan
    Zhao, Mingjie
    IEEE TRANSACTIONS ON COMPUTERS, 2024, 73 (12) : 2855 - 2867