共 50 条
- [31] Analysis of Phase Noise in CMOS Ring Oscillator Due to Substrate Noise 2015 IEEE DALLAS CIRCUITS AND SYSTEMS CONFERENCE (DCAS), 2015,
- [32] Design of low jitter PLL for clock generator with supply noise insensitive VCO ISCAS '98 - PROCEEDINGS OF THE 1998 INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-6, 1998, : 233 - 236
- [33] A novel low jitter PLL clock generator with supply noise insensitive design 2001 4TH INTERNATIONAL CONFERENCE ON ASIC PROCEEDINGS, 2001, : 259 - 261
- [34] Analysis of timing jitter in inverters induced by power-supply noise IEEE DTIS: 2006 INTERNATIONAL CONFERENCE ON DESIGN & TEST OF INTEGRATED SYSTEMS IN NANOSCALE TECHNOLOGY, PROCEEDINGS, 2006, : 53 - 56
- [37] A compact, low-power low-jitter digital PLL ESSCIRC 2003: PROCEEDINGS OF THE 29TH EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2003, : 101 - 104
- [38] The effect of supply and substrate noise on jitter in ring oscillators PROCEEDINGS OF THE IEEE 2002 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2002, : 505 - 508
- [39] PLL phase error and power supply noise ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING, 1998, : 73 - 76
- [40] Testing Jitter on PLL Clocks Based on Analysis of Instantaneous Phase Tsinghua Science and Technology, 2007, 12 (SUPPL. 1): : 101 - 104