Analysis of the PLL jitter due to power/ground and substrate noise

被引:67
|
作者
Heydari, P [1 ]
机构
[1] Univ Calif Irvine, Dept Elect Engn & Comp Sci, Irvine, CA 92697 USA
关键词
cyclostationary noise; jitter; phase-locked loop (PLL); phase noise; power/ground bounce; random process; ring oscillator; substrate noise; voltage-controlled oscillator (VCO);
D O I
10.1109/TCSI.2004.838240
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Phase-locked loops (PLLs) in radio-frequency (RF) and mixed analog-digital integrated circuits experience substrate coupling due to the simultaneous circuit switching and power/ground (P/G) noise which translate to a timing jitter. In this paper. an analysis of the PLL timing jitter due to substrate noise resulting from P/G noise and large-signal switching is presented. A general comprehensive stochastic model of the substrate and P/G noise sources in very large-scale integration circuits is proposed. This is followed by calculation of the phase noise of the constituent voltage-controlled oscillator (VCO) in terms of the statistical properties of substrate and P/G noise. The PLL timing jitter is then predicted in response to the VCO phase noise. Our mathematical method is utilized to study the jitter-induced P/G noise in a CMOS PLL, which is designed and simulated in a 0.25-mum standard CMOS process. A comparison between the results obtained by our mathematical model and those obtained by HSPICE simulation prove the accuracy of the predicted model.
引用
收藏
页码:2404 / 2416
页数:13
相关论文
共 50 条
  • [31] Analysis of Phase Noise in CMOS Ring Oscillator Due to Substrate Noise
    Deng, Xiaoying
    Li, Xin
    Mo, Yanyan
    Zhu, Mingcheng
    2015 IEEE DALLAS CIRCUITS AND SYSTEMS CONFERENCE (DCAS), 2015,
  • [32] Design of low jitter PLL for clock generator with supply noise insensitive VCO
    Lee, CH
    Cornish, J
    McClellan, K
    Choma, J
    ISCAS '98 - PROCEEDINGS OF THE 1998 INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-6, 1998, : 233 - 236
  • [33] A novel low jitter PLL clock generator with supply noise insensitive design
    Lin, YJ
    Sheng, SM
    2001 4TH INTERNATIONAL CONFERENCE ON ASIC PROCEEDINGS, 2001, : 259 - 261
  • [34] Analysis of timing jitter in inverters induced by power-supply noise
    Strak, Adain
    Tenhunen, Hannu
    IEEE DTIS: 2006 INTERNATIONAL CONFERENCE ON DESIGN & TEST OF INTEGRATED SYSTEMS IN NANOSCALE TECHNOLOGY, PROCEEDINGS, 2006, : 53 - 56
  • [36] Analytic Calculation of Jitter Induced by Power and Ground Noise Based on IBIS I/V Curve
    Chu, Xiuqin
    Hwang, Chulsoon
    Fan, Jun
    Li, Yushan
    IEEE TRANSACTIONS ON ELECTROMAGNETIC COMPATIBILITY, 2018, 60 (02) : 468 - 477
  • [37] A compact, low-power low-jitter digital PLL
    Fahim, AM
    ESSCIRC 2003: PROCEEDINGS OF THE 29TH EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2003, : 101 - 104
  • [38] The effect of supply and substrate noise on jitter in ring oscillators
    Barton, N
    Özis, D
    Fiez, T
    Mayaram, K
    PROCEEDINGS OF THE IEEE 2002 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2002, : 505 - 508
  • [39] PLL phase error and power supply noise
    Eckhardt, JP
    Jenkins, KA
    ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING, 1998, : 73 - 76
  • [40] Testing Jitter on PLL Clocks Based on Analysis of Instantaneous Phase
    Zhu, Yanqing
    He, Yigang
    Fang, Gefeng
    Yang, Hui
    Qi, Shaozhong
    Liu, Hui
    Tsinghua Science and Technology, 2007, 12 (SUPPL. 1): : 101 - 104