Analysis of the PLL jitter due to power/ground and substrate noise

被引:67
|
作者
Heydari, P [1 ]
机构
[1] Univ Calif Irvine, Dept Elect Engn & Comp Sci, Irvine, CA 92697 USA
关键词
cyclostationary noise; jitter; phase-locked loop (PLL); phase noise; power/ground bounce; random process; ring oscillator; substrate noise; voltage-controlled oscillator (VCO);
D O I
10.1109/TCSI.2004.838240
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Phase-locked loops (PLLs) in radio-frequency (RF) and mixed analog-digital integrated circuits experience substrate coupling due to the simultaneous circuit switching and power/ground (P/G) noise which translate to a timing jitter. In this paper. an analysis of the PLL timing jitter due to substrate noise resulting from P/G noise and large-signal switching is presented. A general comprehensive stochastic model of the substrate and P/G noise sources in very large-scale integration circuits is proposed. This is followed by calculation of the phase noise of the constituent voltage-controlled oscillator (VCO) in terms of the statistical properties of substrate and P/G noise. The PLL timing jitter is then predicted in response to the VCO phase noise. Our mathematical method is utilized to study the jitter-induced P/G noise in a CMOS PLL, which is designed and simulated in a 0.25-mum standard CMOS process. A comparison between the results obtained by our mathematical model and those obtained by HSPICE simulation prove the accuracy of the predicted model.
引用
收藏
页码:2404 / 2416
页数:13
相关论文
共 50 条
  • [21] Jitter-induced power/ground noise in CMOS PLLs: A design perspective
    Heydari, P
    Pedram, M
    2001 INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, ICCD 2001, PROCEEDINGS, 2001, : 209 - 213
  • [22] Statistical Timing Analysis Considering Clock Jitter and Skew due to Power Supply Noise and Process Variation
    Enami, Takashi
    Ninomiya, Shinyu
    Shinkai, Ken-ichi
    Abe, Shinya
    Hashimoto, Masanori
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2010, E93A (12) : 2399 - 2408
  • [23] Dynamic Jitter Accumulation in Clock Repeaters Considering Power and Ground Noise Correlations
    Figueiredo, Monica
    Aguiar, Rui L.
    2011 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2011, : 2565 - 2568
  • [24] A Study of BER and EVM Degradation in Digital Modulation Schemes Due to PLL Jitter and Communication-Link Noise
    Oveisi, Mohammad
    Heydari, Payam
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2022, 69 (08) : 3402 - 3415
  • [25] Impact of Receiver Thermal Noise and PLL RMS Jitter in Radar Measurements
    Ali, Zeeshan
    Elsayed, Mostafa
    Tiwari, Girish
    Ahmad, Meraj
    Le Kernec, Julien
    Heidari, Hadi
    Gupta, Shalabh
    IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 2024, 73 : 1 - 10
  • [26] Characterizing the effects of clock jitter due to substrate noise in discrete-time all modulators
    Heydari, P
    40TH DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2003, 2003, : 532 - 537
  • [27] A Generalized Low Power and Lower Jitter Charge Pump PLL
    Yuan, Boqun
    Liu, Huihua
    2013 INTERNATIONAL WORKSHOP ON MICROWAVE AND MILLIMETER WAVE CIRCUITS AND SYSTEM TECHNOLOGY (MMWCST), 2013, : 471 - 474
  • [28] Advanced Phase Jitter Analysis with Power Noise Induced Jitter Flow in PCIe Gen 3
    Choi, Jonguk
    Park, Taeho
    Ryu, Jongjae
    Jeong, Chanyeong
    Kang, Minseok
    Moon, Sungwook
    2023 IEEE 27TH WORKSHOP ON SIGNAL AND POWER INTEGRITY, SPI, 2023,
  • [29] Coping with buffer delay change due to power and ground noise
    Chen, LH
    Marek-Sadowska, M
    Brewer, F
    39TH DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2002, 2002, : 860 - 865
  • [30] Efficient Modeling of Random Jitter Due to Stochastic Power Supply Noise in CMOS Inverters
    Javaid, Ahsan
    Achar, Ramachandra
    Tripathi, Jai Narayan
    2022 IEEE 31ST CONFERENCE ON ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING AND SYSTEMS (EPEPS 2022), 2022,