Statistical Analysis and Modeling for Error Composition in Approximate Computation Circuits

被引:0
|
作者
Chan, Wei-Ting J. [1 ]
Kahng, Andrew B. [1 ,2 ]
Kang, Seokhyeong [1 ]
Kumar, Rakesh [3 ]
Sartori, John [4 ]
机构
[1] Univ Calif San Diego, ECE Dept, La Jolla, CA 92093 USA
[2] Univ Calif San Diego, CSE Dept, La Jolla, CA 92093 USA
[3] Univ Illinois, Coordinated Sci Lab, Urbana, IL 61801 USA
[4] Univ Minnesota, ECE Dept, Minneapolis, MN 55455 USA
关键词
Approximate computation; error modeling; OPTIMIZATION; DESIGN;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Aggressive requirements for low power and high performance in VLSI designs have led to increased interest in approximate computation. Approximate hardware modules can achieve improved energy efficiency compared to accurate hardware modules. While a number of previous works have proposed hardware modules for approximate arithmetic, these works focus on solitary approximate arithmetic operations. To utilize the benefit of approximate hardware modules, CAD tools should be able to quickly and accurately estimate the output quality of composed approximate designs. A previous work [10] proposes an interval-based approach for evaluating the output quality of certain approximate arithmetic designs. However, their approach uses sampled error distributions to store the characterization data of hardware, and its accuracy is limited by the number of intervals used during characterization. In this work, we propose an approach for output quality estimation of approximate designs that is based on a lookup table technique that characterizes the statistical properties of approximate hardwares and a regression-based technique for composing statistics to formulate output quality. These two techniques improve the speed and accuracy for several error metrics over a set of multiply-accumulator testcases. Compared to the interval-based modeling approach of [10], our approach for estimating output quality of approximate designs is 3.75x more accurate for comparable runtime on the testcases and achieves 8.4x runtime reduction for the error composition flow. We also demonstrate that our approach is applicable to general testcases.
引用
收藏
页码:47 / 53
页数:7
相关论文
共 50 条
  • [1] On Error Modeling and Analysis of Approximate Adders
    Li, Li
    Zhou, Hai
    2014 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2014, : 511 - 518
  • [2] APPROXIMATE COMPUTATION OF AN ERROR FUNCTION
    KICHATOV, VI
    ONYSHKO, AG
    IZVESTIYA VYSSHIKH UCHEBNYKH ZAVEDENII RADIOELEKTRONIKA, 1984, 27 (06): : 112 - 112
  • [3] MACACO: Modeling and Analysis of Circuits for Approximate Computing
    Venkatesan, Rangharajan
    Agarwal, Amit
    Roy, Kaushik
    Raghunathan, Anand
    2011 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2011, : 667 - 673
  • [4] Statistical Error Analysis for Low Power Approximate Adders
    Ayub, Muhammad Kamran
    Hasan, Osman
    Shafique, Muhammad
    PROCEEDINGS OF THE 2017 54TH ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2017,
  • [5] STATISTICAL THEORY OF ERROR IN APPROXIMATE WAVEFUNCTIONS
    HALL, GG
    JOURNAL OF CHEMICAL PHYSICS, 1963, 38 (05): : 1104 - &
  • [6] Gaussian Mixture Error Estimation for Approximate Circuits
    Ghasemazar, Amin
    Lis, Mieszko
    PROCEEDINGS OF THE 2017 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2017, : 302 - 305
  • [7] Automated Error Prediction for Approximate Sequential Circuits
    Kapare, Amrut
    Cherupalli, Hari
    Sartori, John
    2016 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2016,
  • [8] Error minimization for approximate computation of range aggregates
    Lin, XM
    Zhang, Q
    EIGHTH INTERNATIONAL CONFERENCE ON DATABASE SYSTEMS FOR ADVANCED APPLICATIONS, PROCEEDINGS, 2003, : 165 - 172
  • [9] Automated Verifiability-Driven Design of Approximate Circuits: Exploiting Error Analysis
    Vasicek, Zdenek
    Mrazek, Vojtech
    Sekanina, Lukas
    2024 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION, DATE, 2024,
  • [10] Soft error derating computation in sequential circuits
    Asadi, Hossein
    Tahoori, Mehdi B.
    IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN, DIGEST OF TECHNICAL PAPERS, ICCAD, 2006, : 665 - +