Statistical Analysis and Modeling for Error Composition in Approximate Computation Circuits

被引:0
|
作者
Chan, Wei-Ting J. [1 ]
Kahng, Andrew B. [1 ,2 ]
Kang, Seokhyeong [1 ]
Kumar, Rakesh [3 ]
Sartori, John [4 ]
机构
[1] Univ Calif San Diego, ECE Dept, La Jolla, CA 92093 USA
[2] Univ Calif San Diego, CSE Dept, La Jolla, CA 92093 USA
[3] Univ Illinois, Coordinated Sci Lab, Urbana, IL 61801 USA
[4] Univ Minnesota, ECE Dept, Minneapolis, MN 55455 USA
来源
2013 IEEE 31ST INTERNATIONAL CONFERENCE ON COMPUTER DESIGN (ICCD) | 2013年
关键词
Approximate computation; error modeling; OPTIMIZATION; DESIGN;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Aggressive requirements for low power and high performance in VLSI designs have led to increased interest in approximate computation. Approximate hardware modules can achieve improved energy efficiency compared to accurate hardware modules. While a number of previous works have proposed hardware modules for approximate arithmetic, these works focus on solitary approximate arithmetic operations. To utilize the benefit of approximate hardware modules, CAD tools should be able to quickly and accurately estimate the output quality of composed approximate designs. A previous work [10] proposes an interval-based approach for evaluating the output quality of certain approximate arithmetic designs. However, their approach uses sampled error distributions to store the characterization data of hardware, and its accuracy is limited by the number of intervals used during characterization. In this work, we propose an approach for output quality estimation of approximate designs that is based on a lookup table technique that characterizes the statistical properties of approximate hardwares and a regression-based technique for composing statistics to formulate output quality. These two techniques improve the speed and accuracy for several error metrics over a set of multiply-accumulator testcases. Compared to the interval-based modeling approach of [10], our approach for estimating output quality of approximate designs is 3.75x more accurate for comparable runtime on the testcases and achieves 8.4x runtime reduction for the error composition flow. We also demonstrate that our approach is applicable to general testcases.
引用
收藏
页码:47 / 53
页数:7
相关论文
共 50 条
  • [41] An Approximate Bayesian Computation Approach for Modeling Genome Rearrangements
    Moshe, Asher
    Wygoda, Elya
    Ecker, Noa
    Loewenthal, Gil
    Avram, Oren
    Israeli, Omer
    Hazkani-Covo, Einat
    Pe'er, Itsik
    Pupko, Tal
    MOLECULAR BIOLOGY AND EVOLUTION, 2022, 39 (11)
  • [42] Statistical Timing Analysis and Criticality Computation for Circuits With Post-Silicon Clock Tuning Elements
    Li, Bing
    Schlichtmann, Ulf
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2015, 34 (11) : 1784 - 1797
  • [43] Statistical modeling and analysis of the influence of antenna polarization error on received power
    Wang, XS
    Zeng, YH
    Chen, ZJ
    Xu, ZH
    Li, YZ
    PROGRESS IN NATURAL SCIENCE, 2002, 12 (04) : 305 - 309
  • [44] Statistical modeling and analysis of the influence of antenna polarization error on received power
    WANG Xuesong
    Department of Foundation
    ProgressinNaturalScience, 2002, (04) : 67 - 71
  • [45] Error Masking With Approximate Logic Circuits Using Dynamic Probability Estimations
    Sanchez-Clemente, A.
    Entrena, L.
    Garcia-Valderas, M.
    PROCEEDINGS OF THE 2014 IEEE 20TH INTERNATIONAL ON-LINE TESTING SYMPOSIUM (IOLTS), 2014, : 134 - 139
  • [46] Efficient Synthesis of Approximate Threshold Logic Circuits with an Error Rate Guarantee
    Lai, Yung-An
    Lin, Chia-Chun
    Wu, Chia-Cheng
    Chen, Yung-Chih
    Wang, Chun-Yao
    PROCEEDINGS OF THE 2018 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2018, : 773 - 778
  • [47] On Using Approximate Computing to Build an Error Detection Scheme for Arithmetic Circuits
    Deveautour, B.
    Virazel, A.
    Girard, P.
    Gherman, V.
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2020, 36 (01): : 33 - 46
  • [48] Profile-Based Output Error Compensation for Approximate Arithmetic Circuits
    Chen, Ke
    Liu, Weiqiang
    Han, Jie
    Lombardi, Fabrizio
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2020, 67 (12) : 4707 - 4718
  • [49] On Using Approximate Computing to Build an Error Detection Scheme for Arithmetic Circuits
    B. Deveautour
    A. Virazel
    P. Girard
    V. Gherman
    Journal of Electronic Testing, 2020, 36 : 33 - 46
  • [50] Low Cost Concurrent Error Masking Using Approximate Logic Circuits
    Choudhury, Mihir R.
    Mohanram, Kartik
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2013, 32 (08) : 1163 - 1176