Design of testable reversible latches by using a novel efficient implementation of Fredkin gate

被引:11
|
作者
Mohammadi, Zahra [1 ]
Navi, Keivan [2 ]
Sabbaghi-Nadooshan, Reza [3 ]
机构
[1] Islamic Azad Univ, Dept Comp Engn, Sci & Res Branch, Tehran, Iran
[2] Shahid Beheshti Univ, Dept Comp Sci & Engn, Tehran, Iran
[3] Islamic Azad Univ, Cent Tehran Branch, Dept Elect Engn, Tehran, Iran
关键词
QCA; reversible; Fredkin; testable latches; sequential circuits; CIRCUITS; ADDER;
D O I
10.1080/00207217.2019.1692243
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Energy dissipation caused by information loss in irreversible computations will be an important limitation for the development of nano-scale circuits in the near future. Reductions in energy dissipation comprise one of the important goals of nanotechnology-based methods, including Quantum dot Cellular Automata (QCA), and so it is desirable to consider reversibility in the design of QCA circuits. In this research, a novel reversible Fredkin gate based on QCA is proposed, which is more efficient and less complex than the conventional Fredkin gate. Conservative reversible logic is parity preserving; hence, any permanent or transient fault can be caused a mismatch between the inputs and the outputs and can be concurrently detected if a reversible circuit is implemented with the conservative Fredkin gate. A single missing/additional cell defect is investigated in the proposed Fredkin gate and fault patterns are presented. To demonstrate the efficiency of the proposed design, some testable reversible sequential elements, such as D-latch, JK-latch, T-latch and SR-latch, are designed by using it. Our proposed concurrent testable designs greatly reduce the occupied area and maximise the circuit density in comparison with previously reported designs. The proposed designs are simulated and verified using QCA Designer ver.2.0.3 and HDLQ.
引用
收藏
页码:859 / 878
页数:20
相关论文
共 50 条
  • [41] Reversible OR Logic gate design using DNA
    Roy, Pradipta
    Dey, Debarati
    Sinha, Swati
    De, Debashis
    PROCEEDINGS OF SEVENTH INTERNATIONAL CONFERENCE ON BIO-INSPIRED COMPUTING: THEORIES AND APPLICATIONS (BIC-TA 2012), VOL 1, 2013, 201 : 355 - +
  • [42] On Adder Design using a Reversible Logic Gate
    Lala, P. K.
    Parkerson, J. P.
    Chakraborty, P.
    EHAC'09: PROCEEDINGS OF THE 9TH WSEAS INTERNATIONAL CONFERENCE ON ELECTRONICS, HARDWARE, WIRELESS AND OPTIONAL COMMUNICATIONS, 2010, : 131 - +
  • [43] Design of Novel Reversible Logic Gate with Enhanced Traits
    Singh, Mayank Kumar
    Nakkeeran, Rangaswamy
    PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON INVENTIVE COMPUTING AND INFORMATICS (ICICI 2017), 2017, : 202 - 205
  • [44] Design of a Reversible ALU based on Novel Programmable Reversible Logic Gate Structures
    Morrison, Matthew
    Ranganathan, Nagarajan
    2011 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2011, : 126 - 131
  • [45] A Novel Design and Analysis of Reversible Barallel Shifter Using New FF-Gate
    Ranjith, S.
    Ravi, T.
    2017 THIRD INTERNATIONAL CONFERENCE ON SCIENCE TECHNOLOGY ENGINEERING & MANAGEMENT (ICONSTEM), 2017, : 984 - 988
  • [46] Optimized Reversible BCD Adder Using Novel Reversible Z Gate
    Liu, Jian Hui
    2011 SECOND ETP/IITA CONFERENCE ON TELECOMMUNICATION AND INFORMATION (TEIN 2011), VOL 1, 2011, : 66 - 69
  • [47] Quantum Gate Implementation of a Novel Reversible Half Adder and Subtractor Circuit
    Jain, Ritika
    Sarma, Rajkumar
    2ND INTERNATIONAL CONFERENCE ON INTELLIGENT CIRCUITS AND SYSTEMS (ICICS 2018), 2018, : 72 - 76
  • [48] A Novel Design of Compact Reversible SG Gate and its Applications
    Garg, Payal
    Saini, Sandeep
    2014 14th International Symposium on Communications and Information Technologies (ISCIT), 2014, : 400 - 403
  • [49] Testable Novel Parity-Preserving Reversible Gate and Low-Cost Quantum Decoder Design in 1D Molecular-QCA
    Misra, Neeraj Kumar
    Sen, Bibhash
    Wairya, Subodh
    Bhoi, Bandan
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2017, 26 (09)
  • [50] DESIGN AND IMPLEMENTATION OF EFFICIENT REVERSIBLE EVEN PARITY CHECKER AND GENERATOR
    Gayathri, S. S.
    Ananthalakshmi, A. V.
    2014 International Conference on Science Engineering and Management Research (ICSEMR), 2014,