A Low-complexity LDPC Decoder for NAND Flash Applications

被引:0
|
作者
Li, Mao-Ruei [1 ]
Chou, Hsueh-Chih [1 ]
Ueng, Yeong-Luh [2 ]
Chen, Yun [3 ]
机构
[1] Natl Tsing Hua Univ, Dept Elect Engn, Hsinchu, Taiwan
[2] Natl Tsing Hua Univ, Hsinchu, Taiwan
[3] Fudan Univ, Microelect Sch, State Key Lab ASIC & Syst, Shanghai, Peoples R China
关键词
Low-density parity-check (LDPC) codes; NAND flash; non-uniform quantization; decoder; DESIGN; CODES;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents an efficient mm-sum-based decoder for high-rate low-density parity-check (LDPC) codes, where the first minimum and second minimum values are stored in registers. In order to meet a strict cost requirement imposed by NAND flash applications, we provide different upper limits for the first and second minimum values. Furthermore, we use non-uniform quantization for the second minimum value so as to reduce storage complexity. In order to enhance the error-rate performance, the normalization factor is determined based on the difference between the first two minimum values. Using the proposed techniques, a reduction in gate count of 13.36% can be achieved without suffering any degradation in error-rate performance. The implementation results for a rate-0.896 length-18624 layered decoder show that this decoder can achieve a throughput of 765.24 Mb/s at a clock frequency of 166 MHz with a gate count of 620K.
引用
收藏
页码:213 / 216
页数:4
相关论文
共 50 条
  • [1] A Low-complexity LDPC Decoder Architecture for WiMAX Applications
    Wang, Yu-Luen
    Ueng, Yeong-Luh
    Peng, Chian-Lien
    Yang, Chung-Jay
    2011 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), 2011, : 294 - 297
  • [2] A low complexity LDPC-BCH concatenated decoder for NAND flash memory
    Chen, Zhongjie
    Sha, Jin
    Zhang, Chuan
    Yan, Feng
    IEICE ELECTRONICS EXPRESS, 2018, 15 (11):
  • [3] A low-complexity decoder based on LDPC
    Yun Feilong
    Zhu Hongpeng
    Du Feng
    Lv Jing
    Proceedings of the 2016 3rd International Conference on Mechatronics and Information Technology (ICMIT), 2016, 49 : 292 - 296
  • [4] Low-Complexity Detection and Decoding Scheme for LDPC-Coded MLC NAND Flash Memory
    Xusheng Lin
    Guojun Han
    Shijie Ouyang
    Yanfu Li
    Yi Fang
    中国通信, 2018, 15 (06) : 58 - 67
  • [5] Low-Complexity Detection and Decoding Scheme for LDPC-Coded MLC NAND Flash Memory
    Lin, Xusheng
    Han, Guojun
    Ouyang, Shijie
    Li, Yanfu
    Fang, Yi
    CHINA COMMUNICATIONS, 2018, 15 (06) : 58 - 67
  • [6] A (21150,19050) GC-LDPC Decoder for NAND Flash Applications
    Liao, Yen-Chin
    Lin, Chien
    Chang, Hsie-Chia
    Lin, Shu
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2019, 66 (03) : 1219 - 1230
  • [7] Low-Complexity LDPC Decoder for 5G URLLC
    Liu, Jian-Cheng
    Wang, Huan-Chun
    Shen, Chung-An
    Lee, Jih-Wei
    CONFERENCE PROCEEDINGS OF 2018 IEEE ASIA PACIFIC CONFERENCE ON POSTGRADUATE RESEARCH IN MICROELECTRONICS AND ELECTRONICS (PRIMEASIA 2018), 2018, : 43 - 46
  • [8] A FPGA design and implementation of low-complexity decoder for LDPC code
    Shi, Shao-Bo
    Qi, Yue
    Wang, Qin
    Hunan Daxue Xuebao/Journal of Hunan University Natural Sciences, 2013, 40 (11 SUPPL.): : 18 - 22
  • [9] Architecture of a low-complexity non-binary LDPC decoder
    Voicila, Adrian
    Declercq, David
    Verdier, Francois
    Fossorier, Marc
    Urard, Pascal
    2008 DIGEST OF TECHNICAL PAPERS INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS, 2008, : 197 - +
  • [10] Low-complexity encoder for LDPC codes in space applications
    Chen, Weigang
    Han, Changcai
    Yang, Jinsheng
    ELECTRONICS LETTERS, 2019, 55 (23) : 1241 - +