Memory-Centric Communication Architecture for Reconfigurable Computing

被引:0
|
作者
Chang, Kyungwook [1 ]
Choi, Kiyoung [1 ]
机构
[1] Seoul Natl Univ, Dept Elect Engn & Comp Sci, Seoul, South Korea
关键词
memory-centric; CGRA; reconfigurable array architecture; communication overhead;
D O I
暂无
中图分类号
TP31 [计算机软件];
学科分类号
081202 ; 0835 ;
摘要
This paper presents a memory-centric communication architecture for a reconfigurable array of processing elements, which reduces the communication overhead by establishing a direct communication channel through a memory between the array and other masters in the system. Not to increase the area cost too much, we do not use a multi-port memory, but divide the memory into multiple memory units, each having a single port. The masters and the memory units have one-to-one mapping through a simple crossbar switch, which switches whenever data transfer is needed. Experimental results show that the proposed architecture achieves 76% performance improvement over the conventional architecture.
引用
收藏
页码:400 / 405
页数:6
相关论文
共 50 条
  • [41] Hardware Implementation and Analysis of Gen-Z Protocol for Memory-Centric Architecture
    Hong, Seokbin
    Kwon, Won-Ok
    Oh, Myeong-Hoon
    IEEE ACCESS, 2020, 8 : 127244 - 127253
  • [42] Capturing the interaction of the communication, memory and I/O subsystems in memory-centric industrial MPSoC platforms
    Medardoni, Simone
    Ruggiero, Martino
    Bertozzi, Davide
    Benini, Luca
    Strano, Giovanni
    Pistritto, Carlo
    2007 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION, VOLS 1-3, 2007, : 660 - +
  • [43] Memory-Centric Communication Mechanism for Real-time Autonomous Navigation Applications
    Liu, Wei
    Gong, Yifan
    Wu, Hao
    Zhai, Jidong
    Jin, Jiangming
    PROCEEDINGS OF THE 49TH INTERNATIONAL CONFERENCE ON PARALLEL PROCESSING, ICPP 2020, 2020,
  • [44] Memory-centric architectures: Why and perhaps what
    Burger, D
    Goodman, JR
    INNOVATIVE ARCHITECTURE FOR FUTURE GENERATION HIGH-PERFORMANCE PROCESSORS AND SYSTEMS, PROCEEDINGS, 1998, : 92 - 92
  • [45] POSTER: pmAddr - a Persistent Memory Centric Computing Architecture
    Golander, Amit
    Taharlev, Shai
    Korman, Yigal
    PROCEEDINGS OF THE 15TH ACM INTERNATIONAL CONFERENCE ON SYSTEMS AND STORAGE, SYSTOR 2022, 2022, : 144 - 144
  • [46] ALPHA: A hybrid topology for memory-centric network
    Li, Jiaxiang
    Gu, Huaxi
    Qi, Shixiong
    Wang, Haoran
    Wang, Kang
    IEICE ELECTRONICS EXPRESS, 2019, 16 (04):
  • [47] Memory-centric System Interconnect Design with Hybrid Memory Cubes
    Kim, Gwangsun
    Kim, John
    Ahn, Jung Ho
    Kim, Jaeha
    2013 22ND INTERNATIONAL CONFERENCE ON PARALLEL ARCHITECTURES AND COMPILATION TECHNIQUES (PACT), 2013, : 145 - 155
  • [48] MPU: Memory-centric SIMT Processor via In-DRAM Near-bank Computing
    Xie, Xinfeng
    Gu, Peng
    Ding, Yufei
    Niu, Dimin
    Zheng, Hongzhong
    Xie, Yuan
    ACM TRANSACTIONS ON ARCHITECTURE AND CODE OPTIMIZATION, 2023, 20 (03)
  • [49] A reconfigurable computing architecture for 5G communication
    Guo Yang
    Liu Zi-Jun
    Yang Lei
    Li Huan
    Wang Dong-lin
    JOURNAL OF CENTRAL SOUTH UNIVERSITY, 2019, 26 (12) : 3315 - 3327
  • [50] Memory-centric hardware synthesis from dataflow models
    Fischaber, Scott
    McAllister, John
    Woods, Roger
    EMBEDDED COMPUTER SYSTEMS: ARCHITECTURES, MODELING, AND SIMULATION, PROCEEDINGS, 2008, 5114 : 197 - 206