Memory-Centric Communication Architecture for Reconfigurable Computing

被引:0
|
作者
Chang, Kyungwook [1 ]
Choi, Kiyoung [1 ]
机构
[1] Seoul Natl Univ, Dept Elect Engn & Comp Sci, Seoul, South Korea
关键词
memory-centric; CGRA; reconfigurable array architecture; communication overhead;
D O I
暂无
中图分类号
TP31 [计算机软件];
学科分类号
081202 ; 0835 ;
摘要
This paper presents a memory-centric communication architecture for a reconfigurable array of processing elements, which reduces the communication overhead by establishing a direct communication channel through a memory between the array and other masters in the system. Not to increase the area cost too much, we do not use a multi-port memory, but divide the memory into multiple memory units, each having a single port. The masters and the memory units have one-to-one mapping through a simple crossbar switch, which switches whenever data transfer is needed. Experimental results show that the proposed architecture achieves 76% performance improvement over the conventional architecture.
引用
收藏
页码:400 / 405
页数:6
相关论文
共 50 条
  • [31] A Fast and Power-Efficient Memory-Centric Architecture for Affine Computation
    Yin, Shouyi
    Ouyang, Peng
    Liu, Leibo
    Wei, Shaojun
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2016, 63 (07) : 668 - 672
  • [32] FPGA implementation of RISC-based memory-centric processor architecture
    Efnusheva D.
    International Journal of Advanced Computer Science and Applications, 2019, 10 (09): : 6 - 17
  • [33] MemBox: Shared Memory Device for Memory-Centric Computing Applicable to Deep Learning Problems
    Choi, Yongseok
    Lim, Eunji
    Shin, Jaekwon
    Lee, Cheol-Hoon
    ELECTRONICS, 2021, 10 (21)
  • [34] FPGA Implementation of RISC-based Memory-centric Processor Architecture
    Efnusheva, Danijela
    INTERNATIONAL JOURNAL OF ADVANCED COMPUTER SCIENCE AND APPLICATIONS, 2019, 10 (09) : 6 - 17
  • [35] A novel 3D 1T1R RRAM architecture for memory-centric Hyperdimensional Computing
    Dubreuil, T.
    Amari, P.
    Barraud, S.
    Lacord, J.
    Esmanhotto, E.
    Meli, V
    Martin, S.
    Castellani, N.
    Previtali, B.
    Andrieu, F.
    2022 14TH IEEE INTERNATIONAL MEMORY WORKSHOP (IMW 2022), 2022, : 49 - 52
  • [36] A Survey on Memory-centric Computer Architectures
    Gebregiorgis, Anteneh
    Hoang Anh Du Nguyen
    Yu, Jintao
    Bishnoi, Rajendra
    Taouil, Mottaqiallah
    Catthoor, Francky
    Hamdioui, Said
    ACM JOURNAL ON EMERGING TECHNOLOGIES IN COMPUTING SYSTEMS, 2022, 18 (04)
  • [37] A Case for Memory-Centric HPC System Architecture for Training Deep Neural Networks
    Kwon, Youngeun
    Rhu, Minsoo
    IEEE COMPUTER ARCHITECTURE LETTERS, 2018, 17 (02) : 134 - 138
  • [38] Memory system architecture for the data centric computing
    Takeuchi, Ken
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2016, 55 (04)
  • [39] Muulti-dimensional Parallel Training of Winograd Layer on Memory-Centric Architecture
    Hong, Byungchul
    Ro, Yeonju
    Kim, John
    2018 51ST ANNUAL IEEE/ACM INTERNATIONAL SYMPOSIUM ON MICROARCHITECTURE (MICRO), 2018, : 682 - 695
  • [40] Hardware Implementation and Analysis of Gen-Z Protocol for Memory-Centric Architecture
    Hong, Seokbin
    Kwon, Won-Ok
    Oh, Myeong-Hoon
    IEEE Access, 2020, 8 : 127244 - 127253