Automatic tool for test set generation and DfT assessment in analog circuits

被引:4
|
作者
Zilch, Lucas B. [1 ]
Lubaszewski, Marcelo S. [1 ]
Balen, Tiago R. [1 ]
机构
[1] PGMICRO UFRGS, Grad Program Microelect, Porto Alegre, RS, Brazil
关键词
Analog and mixed-signal testing; Automatic test vector generation; Fault injection; Fault coverage; Design-for-testability; ATPG;
D O I
10.1007/s10470-022-02039-6
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This work presents a low cost automatic test generation tool for structural analog testing. With the spice netlist and technology models of the circuit to be tested, a fault list is generated, considering a defect modeling provided by the user. The tool interacts with a spice simulator, simulating the fault-free and faulty circuits. The test development considers DC, AC (single tone) and transient (step) stimuli applied at the primary circuit inputs, computing the obtained fault coverage when taking different circuit nodes as observation points. The final test set determination relies on a fault dictionary that helps maximizing the fault coverage, at the same time as minimizing the test application. Since different circuit nodes are observed during the fault simulation campaign, this tool also helps the test developers and designers on defining Design-for-Testability strategies to increase fault detection by covering the undetected faults identified. The feasibility of the proposed method and the applicability of the tool are demonstrated with two case-studies, consisting in fully-differential integrated filters designed on a commercial 180 nm process. Results show that fault coverages near to 95% are obtained in both case-studies while requiring small test sequences with simple parametric measurements.
引用
收藏
页码:277 / 287
页数:11
相关论文
共 50 条
  • [31] Automatic generation of synchronous test patterns for asynchronous circuits
    Roig, O
    Cortadella, J
    Pena, MA
    Pastor, E
    DESIGN AUTOMATION CONFERENCE - PROCEEDINGS 1997, 1997, : 620 - 625
  • [32] LAMP - AUTOMATIC TEST GENERATION FOR ASYNCHRONOUS DIGITAL CIRCUITS
    CHAPPELL, SG
    BELL SYSTEM TECHNICAL JOURNAL, 1974, 53 (08): : 1477 - 1503
  • [33] NaNofuzz: A Usable Tool for Automatic Test Generation
    Davis, Matthew C.
    Choi, Sangheon
    Estep, Sam
    Myers, Brad A.
    Sunshine, Joshua
    PROCEEDINGS OF THE 31ST ACM JOINT MEETING EUROPEAN SOFTWARE ENGINEERING CONFERENCE AND SYMPOSIUM ON THE FOUNDATIONS OF SOFTWARE ENGINEERING, ESEC/FSE 2023, 2023, : 1114 - 1126
  • [34] Analysis of the Automatic Test Generation Tool: CREST
    Chen, Ruidong
    Luo, Yu
    Li, Ruixing
    Zhang, Xiaosong
    Ying, Lingyun
    2016 INTERNATIONAL CONFERENCE ON INTELLIGENT TRANSPORTATION, BIG DATA & SMART CITY (ICITBS), 2017, : 68 - 72
  • [35] Optimization-based multifrequency test generation for analog circuits
    Abderrahman, A
    Cerny, E
    Kaminska, B
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 1996, 9 (1-2): : 59 - 73
  • [36] Test generation based diagnosis of device parameters for analog circuits
    Cherubal, S
    Chatterjee, A
    DESIGN, AUTOMATION AND TEST IN EUROPE, CONFERENCE AND EXHIBITION 2001, PROCEEDINGS, 2001, : 596 - 602
  • [37] Test generation for analog circuits using partial numerical simulation
    Variyam, PN
    Hou, JW
    Chatterjee, A
    TWELFTH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 1999, : 597 - 602
  • [38] CLP-based multifrequency test generation for analog circuits
    Abderrahman, A
    Cerny, E
    Kaminska, B
    15TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 1997, : 158 - 165
  • [39] Test generation for linear time-invariant analog circuits
    Pan, CY
    Cheng, KT
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 1999, 46 (05) : 554 - 564
  • [40] Topological Approach to Automatic Symbolic Macromodel Generation for Analog Integrated Circuits
    Shi, Guoyong
    Hu, Hanbin
    Deng, Shuwen
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2017, 22 (03)