Automatic tool for test set generation and DfT assessment in analog circuits

被引:4
|
作者
Zilch, Lucas B. [1 ]
Lubaszewski, Marcelo S. [1 ]
Balen, Tiago R. [1 ]
机构
[1] PGMICRO UFRGS, Grad Program Microelect, Porto Alegre, RS, Brazil
关键词
Analog and mixed-signal testing; Automatic test vector generation; Fault injection; Fault coverage; Design-for-testability; ATPG;
D O I
10.1007/s10470-022-02039-6
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This work presents a low cost automatic test generation tool for structural analog testing. With the spice netlist and technology models of the circuit to be tested, a fault list is generated, considering a defect modeling provided by the user. The tool interacts with a spice simulator, simulating the fault-free and faulty circuits. The test development considers DC, AC (single tone) and transient (step) stimuli applied at the primary circuit inputs, computing the obtained fault coverage when taking different circuit nodes as observation points. The final test set determination relies on a fault dictionary that helps maximizing the fault coverage, at the same time as minimizing the test application. Since different circuit nodes are observed during the fault simulation campaign, this tool also helps the test developers and designers on defining Design-for-Testability strategies to increase fault detection by covering the undetected faults identified. The feasibility of the proposed method and the applicability of the tool are demonstrated with two case-studies, consisting in fully-differential integrated filters designed on a commercial 180 nm process. Results show that fault coverages near to 95% are obtained in both case-studies while requiring small test sequences with simple parametric measurements.
引用
收藏
页码:277 / 287
页数:11
相关论文
共 50 条
  • [21] Automatic Generation of Lightweight Controllability and Observability Structures for Analog Circuits
    Coyette, Anthony
    Esen, Baris
    Vanhooren, Ronny
    Dobbelaere, Wim
    Gielen, Georges
    2015 INTERNATIONAL CONFERENCE ON SYNTHESIS, MODELING, ANALYSIS AND SIMULATION METHODS AND APPLICATIONS TO CIRCUIT DESIGN (SMACD), 2015,
  • [22] OPTIMIZATION OF ACCESS POINTS FOR AUTOMATIC TEST PROGRAM GENERATION AND FAULT LOCATION IN LARGE ANALOG CIRCUITS AND SYSTEMS
    SARRAM, MA
    WILLIAMS, JH
    TOWILL, DR
    VARGHESE, KC
    RADIO AND ELECTRONIC ENGINEER, 1981, 51 (09): : 434 - 446
  • [23] Synthesis Tool for Automatic Layout Generation of Analog Structures
    Lomeli-Illescas, Ismael
    Solis-Bustos, Sergio A.
    Martinez-Sanchez, Vctor H.
    Rayas-Sanchez, Jose E.
    PROCEEDINGS OF THE 2016 IEEE ANDESCON, 2016,
  • [24] Hierarchical test generation for analog circuits using incremental test development
    Voorakaranam, R
    Chatterjee, A
    17TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 1999, : 296 - 301
  • [25] Automated test generation and test point selection for specification test of analog circuits
    Halder, A
    Chatterjee, A
    ISQED 2004: 5TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, PROCEEDINGS, 2004, : 401 - 406
  • [26] LIMSoft: Automated tool for design and test integration of analog circuits
    BenHamida, N
    Saab, K
    Marche, D
    Kaminska, B
    Quesnel, G
    INTERNATIONAL TEST CONFERENCE 1996, PROCEEDINGS, 1996, : 571 - 580
  • [27] A tool for automatic design of analog circuits based on gm/ID methodology
    Girardi, Alessandro
    Cortes, Fernando Paixdo
    Bampi, Sergio
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 4643 - +
  • [28] STATE SPACE APPROACH TO ANALOG AUTOMATIC TEST GENERATION
    SCHREIBER, HH
    IEEE TRANSACTIONS ON AEROSPACE AND ELECTRONIC SYSTEMS, 1977, 13 (04) : 456 - 456
  • [29] Automatic scan insertion and test generation for asynchronous circuits
    Beest, FT
    Peeters, A
    Verra, M
    van Berkel, K
    Kerkhoff, H
    INTERNATIONAL TEST CONFERENCE 2002, PROCEEDINGS, 2002, : 804 - 813
  • [30] Automatic test pattern generation for industrial circuits with restrictors
    Konijnenburg, MH
    vanderLinden, JT
    vandeGoor, AJ
    MICROELECTRONICS JOURNAL, 1995, 26 (07) : 635 - 645