A ReRAM Memory Compiler with Layout-Precise Performance Evaluation

被引:1
|
作者
Lee, Edward [1 ]
Kim, Daehyun [1 ]
Chekuri, Venkata Chaitanya Krishna [1 ]
Long, Yun [1 ]
Mukhopadhyay, Saibal [1 ]
机构
[1] Georgia Inst Technol, Atlanta, GA 30332 USA
关键词
ReRAM; DSE; Memory Compiler; EDA;
D O I
10.1109/S3S46989.2019.9320750
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents, for the first time, a design automation methodology to generate 1T-1R based Resistive Random Access Memory (ReRAM) arrays with layout-precise performance evaluation. A ReRAM memory compiler is developed and demonstrated on this basis with the ability to account for the unique peripheral circuits devoted to improving performance of ReRAM devices. Given target specifications (e.g. memory capacity, operating frequency), the compiler generates ReRAM sub-arrays and constructs area/power-optimized arrays with performance/power models for evaluation and design space exploration (DSE). The tool is demonstrated with ReRAM device models and 65nm CMOS technology.
引用
收藏
页数:3
相关论文
共 50 条
  • [41] Performance Evaluation of Classification Methods in Layout Prediction of Web Pages
    Ozhan, Erkan
    Uzun, Erdinc
    2018 INTERNATIONAL CONFERENCE ON ARTIFICIAL INTELLIGENCE AND DATA PROCESSING (IDAP), 2018,
  • [42] Preliminary Study on Safety Performance Evaluation of Petrochemical Plant Layout
    Meng Yi-fei
    Zhao Dong-feng
    Zhao Zhi-qiang
    2012 INTERNATIONAL CONFERENCE ON PERFORMANCE-BASED FIRE AND FIRE PROTECTION ENGINEERING, 2013, 52 : 277 - 283
  • [43] A ground-truthing tool for layout analysis performance evaluation
    Antonacopoulos, A
    Meng, H
    DOCUMENT ANALYSIS SYSTEM V, PROCEEDINGS, 2002, 2423 : 236 - 244
  • [44] HPF COMPILER FOR PARALLEL COMPUTERS - IMPLEMENTATION AND PERFORMANCE EVALUATION ON CENJU-3
    KAMACHI, T
    KUSANO, K
    SUEHIRO, K
    SEO, Y
    TAMURA, M
    SAKON, S
    WATANABE, Y
    SHIROTO, Y
    NEC RESEARCH & DEVELOPMENT, 1995, 36 (02): : 325 - 334
  • [45] The HiPE/x86 erlang compiler: System description and performance evaluation
    Association for Logic Programming (ALP); Japan Society for Software Science and Technology (JSSST); Special Interest Group on Programming; Universidad Complutense de Madrid; University of Aizu (Springer Verlag):
  • [46] Performance analysis of memory data layout for sub-block data access
    Unnikrishnan, Supriya
    Sreelekha, G.
    MULTIMEDIA TOOLS AND APPLICATIONS, 2023, 82 (05) : 7229 - 7245
  • [47] Performance analysis of memory data layout for sub-block data access
    Supriya Unnikrishnan
    Sreelekha G
    Multimedia Tools and Applications, 2023, 82 : 7229 - 7245
  • [48] Maximizing Performance Through Memory Hierarchy-Driven Data Layout Transformations
    Sepanski, Benjamin
    Zhao, Tuowen
    Johansen, Hans
    Williams, Samuel
    2022 IEEE/ACM WORKSHOP ON MEMORY CENTRIC HIGH PERFORMANCE COMPUTING, MCHPC, 2022, : 1 - 10
  • [49] DBToaster: A SQL Compiler for High-Performance Delta Processing in Main-Memory Databases
    Ahmad, Yanif
    Koch, Christoph
    PROCEEDINGS OF THE VLDB ENDOWMENT, 2009, 2 (02): : 1566 - 1569
  • [50] Performance Evaluation of Integrated GPS/GIOVE Precise Point Positioning
    Cao, Wei
    Hauschild, Andre
    Steigenberger, Peter
    Langley, Richard B.
    Urquhart, Landon
    Santos, Marcelo
    Montenbruck, Oliver
    PROCEEDINGS OF THE 2010 INTERNATIONAL TECHNICAL MEETING OF THE INSTITUTE OF NAVIGATION - ITM 2010, 2010, : 540 - 552