A ReRAM Memory Compiler with Layout-Precise Performance Evaluation

被引:1
|
作者
Lee, Edward [1 ]
Kim, Daehyun [1 ]
Chekuri, Venkata Chaitanya Krishna [1 ]
Long, Yun [1 ]
Mukhopadhyay, Saibal [1 ]
机构
[1] Georgia Inst Technol, Atlanta, GA 30332 USA
关键词
ReRAM; DSE; Memory Compiler; EDA;
D O I
10.1109/S3S46989.2019.9320750
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents, for the first time, a design automation methodology to generate 1T-1R based Resistive Random Access Memory (ReRAM) arrays with layout-precise performance evaluation. A ReRAM memory compiler is developed and demonstrated on this basis with the ability to account for the unique peripheral circuits devoted to improving performance of ReRAM devices. Given target specifications (e.g. memory capacity, operating frequency), the compiler generates ReRAM sub-arrays and constructs area/power-optimized arrays with performance/power models for evaluation and design space exploration (DSE). The tool is demonstrated with ReRAM device models and 65nm CMOS technology.
引用
收藏
页数:3
相关论文
共 50 条
  • [31] Compiler-assisted cache replacement: Problem formulation and performance evaluation
    Yang, HB
    Govindarajan, R
    Gao, GR
    Hu, Z
    LANGUAGES AND COMPILERS FOR PARALLEL COMPUTING, 2004, 2958 : 77 - 92
  • [32] Performance Left on the Table: An Evaluation of Compiler Autovectorization for RISC-V
    Adit, Neil
    Sampson, Adrian
    IEEE MICRO, 2022, 42 (05) : 41 - 48
  • [33] Predicting Memory Compiler Performance Outputs Using Feed-forward Neural Networks
    Last, Felix
    Haeberlein, Max
    Schlichtmann, Ulf
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2020, 25 (05)
  • [34] Disturbance-Suppressed ReRAM Write Algorithm for High-Capacity and High-Performance Memory
    Byeon, Dae Seok
    Yoon, Chi-Weon
    Park, Hyun-Kook
    Lee, Yong-Kyu
    Kwon, Hyo-Jin
    Lee, Yeong-Taek
    Kim, Ki-Sung
    Joo, Y. Ong-Yeon
    Baek, In-Gyu
    Kim, Young-Bae
    Choi, Jeong-Daj
    Kyung, Kye-Hyun
    Choi, Jeong-Hyuk
    2014 14TH ANNUAL NON-VOLATILE MEMORY TECHNOLOGY SYMPOSIUM (NVMTS), 2014,
  • [35] PERFORMANCE EVALUATION OF A PRECISE TIME SYNCHRONIZATION TECHNOLOGY FOR TRAINS
    Park, Pusik
    Lee, Jeongdo
    Yoon, Jongho
    ROAD AND RAIL INFRASTRUCTURE V, 2018, : 885 - 890
  • [36] Wireless Channel Delay Spread Performance Evaluation of a Building Layout
    Huang, Yixin
    Zhang, Jiliang
    Zhang, Jie
    IEEE TRANSACTIONS ON VEHICULAR TECHNOLOGY, 2023, 72 (11) : 13836 - 13847
  • [37] Performance evaluation of layout designs by throughput rate and operational complexity
    Modrak, Vladimir
    Soltysova, Zuzana
    Bednar, Slavomir
    10TH CIRP CONFERENCE ON INTELLIGENT COMPUTATION IN MANUFACTURING ENGINEERING - CIRP ICME '16, 2017, 62 : 175 - 180
  • [38] An approach to industrial facility layout evaluation using a performance index
    Perez Gosende, Pablo Alberto
    RAE-REVISTA DE ADMINISTRACAO DE EMPRESAS, 2016, 56 (05): : 533 - 546
  • [39] The effects of performance report layout on managers' subjective evaluation judgments
    Maas, Victor S.
    Verdoorn, Niels
    ACCOUNTING AND BUSINESS RESEARCH, 2017, 47 (07) : 731 - 751
  • [40] Performance Evaluation of Numeric Keypad Layout Based on Cognitive Workload
    Liu, Yanfei
    Huang, Shoupeng
    Tian, Yu
    Liu, Yuzhou
    Li, Junsong
    Fu, Feng
    Tian, Zhiqiang
    Bian, Jing
    ADVANCES IN HUMAN FACTORS AND SYSTEMS INTERACTION, 2018, 592 : 314 - 324