Formal verification of globally-iterated and locally-non-iterated finite state machines

被引:0
|
作者
Ivanov, L [1 ]
Nunna, R [1 ]
机构
[1] Stevens Inst Technol, Dept Comp Sci, Hoboken, NJ 07030 USA
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Formal Verification of hardware has significantly gained in popularity as an alternative to testing and simulation in hardware design. Recently we introduced a new methodology for verification of non-iterated systems. The technique is based on the inductively defined notion of a series-parallel poser. In this paper we extend the notion of series-parallel posers to allow the modeling of systems involving global iteration. For this class of systems we present a verification algorithm, and discuss its foundation.
引用
收藏
页码:202 / 205
页数:4
相关论文
共 50 条
  • [1] Formal Specification, Verification and Synthesis of Finite State Machines
    Büttner, Wolfram
    IT - Information Technology, 1997, 39 (03): : 15 - 21
  • [2] Formal Verification of Generalised State Machines
    Eleftherakis, George
    Kefalas, Petros
    PCI 2008: 12TH PAN-HELLENIC CONFERENCE ON INFORMATICS, PROCEEDINGS, 2008, : 227 - 231
  • [3] Descriptional complexity of iterated uniform finite-state transducers
    Kutrib, Martin
    Malcher, Andreas
    Mereghetti, Carlo
    Palano, Beatrice
    INFORMATION AND COMPUTATION, 2022, 284
  • [4] Iterated Uniform Finite-State Transducers on Unary Languages
    Kutrib, Martin
    Malcher, Andreas
    Mereghetti, Carlo
    Palano, Beatrice
    SOFSEM 2021: THEORY AND PRACTICE OF COMPUTER SCIENCE, 2021, 12607 : 218 - 232
  • [5] Iterated uniform finite-state transducers on unary languages
    Kutrib, Martin
    Malcher, Andreas
    Mereghetti, Carlo
    Palano, Beatrice
    THEORETICAL COMPUTER SCIENCE, 2023, 969
  • [6] Descriptional Complexity of Iterated Uniform Finite-State Transducers
    Kutrib, Martin
    Malcher, Andreas
    Mereghetti, Carlo
    Palano, Beatrice
    DESCRIPTIONAL COMPLEXITY OF FORMAL SYSTEMS, DCFS 2019, 2019, 11612 : 223 - 234
  • [7] Automated formal verification of scheduling process using finite state machines with datapath (FSMD)
    Kim, Y
    Kopuri, S
    Mansouri, N
    ISQED 2004: 5TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, PROCEEDINGS, 2004, : 110 - 115
  • [8] Verification of Timed Finite State Machines
    Kidyarova, Galina
    Yevtushenko, Nina
    2015 INTERNATIONAL SIBERIAN CONFERENCE ON CONTROL AND COMMUNICATIONS (SIBCON), 2015,
  • [9] Synthesis of finite state machines for improved state verification
    Ahmad, InItiaz
    Ali, Faridah M.
    Das, A. Shoba
    COMPUTERS & ELECTRICAL ENGINEERING, 2006, 32 (05) : 349 - 363
  • [10] Modular verification of modular finite state machines
    Endsley, EW
    Tilbury, DM
    2004 43RD IEEE CONFERENCE ON DECISION AND CONTROL (CDC), VOLS 1-5, 2004, : 972 - 979