A Case for Low-Latency Network-on-Chip using Compression Routers

被引:3
|
作者
Niwa, Naoya [1 ]
Shikama, Yoshiya [1 ]
Amano, Hideharu [1 ]
Koibuchi, Michihiro [2 ]
机构
[1] Keio Univ, Yokohama, Kanagawa, Japan
[2] Natl Inst Informat, Chiyoda Ku, Tokyo, Japan
关键词
D O I
10.1109/PDP52278.2021.00029
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
The communication talents is a primary concern for designing Network-on-Chips (NoCs) since it significantly affects the parallel application performance on a many-core computer system. To reduce the communication latency, we propose all on-chip router that (de)compresses the contents of an incoming packet before completing switch arbitration. The compression router thus has no latency penalty for the compression operation, whereas it shortens a packet length that decreases the network injection-and-ejection lateney. Evaluation results show that the compression router improves 7.7% of the parallel application performance (IS, CG, FT, and TSPI and 49% of the effective network throughput by 1.8 compression ratio on NoC. The drawback is that the router area and its energy consumption per bit increase by 0.12mm(2) and 1.4 times compared to the conventional virtual-channel router.
引用
收藏
页码:134 / 142
页数:9
相关论文
共 50 条
  • [41] Low-Latency Lossless Compression Using Dual-Stream Coding
    Kaneko, Haruhiko
    Katsu, Yuki
    PROCEEDINGS OF 2016 INTERNATIONAL SYMPOSIUM ON INFORMATION THEORY AND ITS APPLICATIONS (ISITA 2016), 2016, : 646 - 650
  • [42] Graphene Silicon Ring Resonators for Wavelength Routers in Photonic Network-on-Chip
    Lazaro, Jose A.
    Gonzalez, Jaime
    Altabas, Jose A.
    Lerin, A.
    2015 17TH INTERNATIONAL CONFERENCE ON TRANSPARENT OPTICAL NETWORKS (ICTON), 2015,
  • [43] Reducing bypass-based network-on-chip latency using priority mechanism
    Noghondar, Amir Fadakar
    Reshadi, Midia
    Bagherzadeh, Nader
    IET COMPUTERS AND DIGITAL TECHNIQUES, 2018, 12 (01): : 1 - 8
  • [44] A New Reliability Evaluation Methodology and its Application to Network-on-Chip Routers
    Kia, Hamed S.
    Ababei, Cristinel
    2012 IEEE/IFIP 20TH INTERNATIONAL CONFERENCE ON VLSI AND SYSTEM-ON-CHIP (VLSI-SOC), 2012, : 259 - 262
  • [45] Transient Queuing Models for Input-Buffered Routers in Network-on-Chip
    Oehmann, David
    Fischer, Erik
    Fettweis, Gerhard
    2014 EIGHTH IEEE/ACM INTERNATIONAL SYMPOSIUM ON NETWORKS-ON-CHIP (NOCS), 2014, : 57 - 63
  • [46] Experimental evaluation and comparison of two recent Network-on-Chip routers for FPGAs
    Manokaran, Jenita Priya Rajamanickam
    Khalid, Mohammed A. S.
    MICROPROCESSORS AND MICROSYSTEMS, 2017, 51 : 134 - 141
  • [47] SB-Router: A Swapped Buffer Activated Low Latency Network-on-Chip Router
    Katta, Monika
    Ramesh, T. K.
    Plosila, Juha
    IEEE ACCESS, 2021, 9 : 126564 - 126578
  • [48] RoB-Router : A Reorder Buffer Enabled Low Latency Network-on-Chip Router
    Li, Cunlu
    Dong, Dezun
    Lu, Zhonghai
    Liao, Xiangke
    IEEE TRANSACTIONS ON PARALLEL AND DISTRIBUTED SYSTEMS, 2018, 29 (09) : 2090 - 2104
  • [49] Low-Latency Intrusion Detection Using a Deep Neural Network
    Bin Ahmad, Umair
    Akram, Muhammad Arslan
    Mian, Adnan Noor
    IT PROFESSIONAL, 2022, 24 (03) : 67 - 72
  • [50] A high performance network-on-chip scheme using lossless data compression
    Kim, Hong-Sik
    Jung, Youngha
    Kim, Hyunjin
    Ahn, Jin-Ho
    Park, Woo-Chan
    Kang, Sungho
    IEICE ELECTRONICS EXPRESS, 2010, 7 (11): : 791 - 796