A methodology for designing efficient on-chip interconnects on well-behaved communication patterns

被引:0
|
作者
Ho, WH [1 ]
Pinkston, TM [1 ]
机构
[1] Univ So Calif, SMART Interconnects Grp, Los Angeles, CA 90089 USA
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
As the level of chip integration continues to advance at a fast pace, the desire for efficient interconnects-whether on-chip or off-chip-is rapidly increasing. Traditional interconnects like buses, point-to-point wires and regular topologies may suffer from poor resource sharing in the time and space domains, leading to high contention or low resource utilization. In this paper, we propose a design methodology for constructing networks for special-purpose computer systems with well-behaved (known) communication characterictics. A temporal and spatial model is proposed to define the sufficient condition for contention-free communication. Based upon this model, a design methodology using a recursive bisection technique is applied to systematically partition a parallel system such that the required number of links and switches is minimized while achieving low contention. Results show that the design methodology can generate more optimized on-chip networks with up to 60% fewer resources than meshes or tori while providing blocking performance closer to that of a fully connected crossbar.
引用
收藏
页码:377 / 388
页数:12
相关论文
共 50 条
  • [41] Heterogeneous Methodology for Energy Efficient Distribution of On-Chip Power Supplies
    Vaisband, Inna
    Friedman, Eby G.
    IEEE TRANSACTIONS ON POWER ELECTRONICS, 2013, 28 (09) : 4267 - 4280
  • [42] System-level performance analysis for designing on-chip communication architectures
    Lahiri, K
    Raghunathan, A
    Dey, S
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2001, 20 (06) : 768 - 783
  • [43] On-chip Guided-wave Optical Interconnects using Multiple Quantum Well Modulators
    Gu, Tian
    Nair, Rohit
    Haney, Michael W.
    2011 IEEE PHOTONICS CONFERENCE (PHO), 2011, : 344 - 345
  • [44] Efficient modeling and synthesis of on-chip communication protocols for network-on-chip design
    Siegmund, R
    Müller, D
    PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL V: BIO-MEDICAL CIRCUITS & SYSTEMS, VLSI SYSTEMS & APPLICATIONS, NEURAL NETWORKS & SYSTEMS, 2003, : 81 - 84
  • [45] Power-Efficient Calibration and Reconfiguration for On-Chip Optical Communication
    Zheng, Yan
    Lisherness, Peter
    Gao, Ming
    Bovington, Jock
    Yang, Shiyuan
    Cheng, Kwang-Ting
    DESIGN, AUTOMATION & TEST IN EUROPE (DATE 2012), 2012, : 1501 - 1506
  • [46] Analysis of on-chip inductance effects using a novel performance optimization methodology for distributed RLC interconnects
    Banerjee, K
    Mehrotra, A
    38TH DESIGN AUTOMATION CONFERENCE PROCEEDINGS 2001, 2001, : 798 - 803
  • [47] Rapid RCLK modeling of on-chip passives and interconnects with efficient K reduction and passivity enforcement
    Bantas, Sotiris
    Stefanou, Stefanos
    Karouzakis, Kostas
    Toufexis, Filippos
    Liapis, Apostolos
    Papadopoulos, Padelis
    INTERNATIONAL JOURNAL OF RF AND MICROWAVE COMPUTER-AIDED ENGINEERING, 2012, 22 (01) : 41 - 48
  • [48] Efficient statistical capacitance extraction of nanometer interconnects considering the on-chip line edge roughness
    Yu, Wenjian
    Zhang, Qingqing
    Ye, Zuochang
    Luo, Zuying
    MICROELECTRONICS RELIABILITY, 2012, 52 (04) : 704 - 710
  • [49] Differential current-mode signaling for robust and power efficient on-chip global interconnects
    Zhang, L
    Wilson, J
    Bashirullah, R
    Franzon, P
    Electrical Performance of Electronic Packaging, 2004, : 315 - 318
  • [50] Error control combining Hamming and product codes for energy efficient nanoscale on-chip interconnects
    Fu, B.
    Ampadu, P.
    IET COMPUTERS AND DIGITAL TECHNIQUES, 2010, 4 (03): : 251 - 261