A methodology for designing efficient on-chip interconnects on well-behaved communication patterns

被引:0
|
作者
Ho, WH [1 ]
Pinkston, TM [1 ]
机构
[1] Univ So Calif, SMART Interconnects Grp, Los Angeles, CA 90089 USA
来源
NINTH INTERNATIONAL SYMPOSIUM ON HIGH-PERFORMANCE COMPUTER ARCHITECTURE, PROCEEDINGS | 2003年
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
As the level of chip integration continues to advance at a fast pace, the desire for efficient interconnects-whether on-chip or off-chip-is rapidly increasing. Traditional interconnects like buses, point-to-point wires and regular topologies may suffer from poor resource sharing in the time and space domains, leading to high contention or low resource utilization. In this paper, we propose a design methodology for constructing networks for special-purpose computer systems with well-behaved (known) communication characterictics. A temporal and spatial model is proposed to define the sufficient condition for contention-free communication. Based upon this model, a design methodology using a recursive bisection technique is applied to systematically partition a parallel system such that the required number of links and switches is minimized while achieving low contention. Results show that the design methodology can generate more optimized on-chip networks with up to 60% fewer resources than meshes or tori while providing blocking performance closer to that of a fully connected crossbar.
引用
收藏
页码:377 / 388
页数:12
相关论文
共 50 条
  • [21] Energy Efficient On-chip Wireless Interconnects with Sleepy Transceivers
    Mondal, Hemanta Kr.
    Deb, Sujay
    2013 8TH INTERNATIONAL DESIGN AND TEST SYMPOSIUM (IDT), 2013,
  • [22] An efficient analytical model of coupled on-chip RLC interconnects
    Yin, L
    He, L
    PROCEEDINGS OF THE ASP-DAC 2001: ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE 2001, 2001, : 385 - 390
  • [23] A design-oriented methodology for accurate modeling of on-chip interconnects
    Oscar Gonzalez-Diaz
    Monico Linares-Aranda
    Reydezel Torres-Torres
    Analog Integrated Circuits and Signal Processing, 2012, 71 : 221 - 230
  • [24] Power Efficient Gigabit Communication Over Capacitively Driven RC-Limited On-Chip Interconnects
    Mensink, Eisse
    Schinkel, Daniel
    Klumperink, Eric A. M.
    van Tuijl, Ed
    Nauta, Bram
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (02) : 447 - 457
  • [25] Efficient On-chip Communication for Neuromorphic Systems
    Kumar, Shobhit
    Das, Shirshendu
    Jamadar, Manaal Mukhtar
    Kaur, Jaspinder
    2021 IEEE SMARTWORLD, UBIQUITOUS INTELLIGENCE & COMPUTING, ADVANCED & TRUSTED COMPUTING, SCALABLE COMPUTING & COMMUNICATIONS, INTERNET OF PEOPLE, AND SMART CITY INNOVATIONS (SMARTWORLD/SCALCOM/UIC/ATC/IOP/SCI 2021), 2021, : 234 - 239
  • [26] Proposal of a novel methodology for the electrochemical characterization of well-behaved redox-active materials used in supercapacitors
    Da Silva, Leonardo M.
    De Sousa, Lindomar G.
    Vicentini, Rafael
    Aguiar, Joao Pedro
    Doubek, Gustavo
    Zanin, Hudson
    ELECTROCHIMICA ACTA, 2023, 457
  • [27] EFFICIENT On-Chip INTERCONNECTS USING CMS SCHEME WITH VARIATION TOLERANT
    Uma, T.
    Nirmaladevi, K.
    2012 IEEE INTERNATIONAL CONFERENCE ON COMPUTATIONAL INTELLIGENCE AND COMPUTING RESEARCH (ICCIC), 2012, : 554 - 558
  • [28] Sec-NoC: A Lightweight Secure Communication System for On-Chip Interconnects
    Sankar, Syam
    Gupta, Ruchika
    Jose, John
    Nandi, Sukumar
    IEEE EMBEDDED SYSTEMS LETTERS, 2024, 16 (02) : 214 - 217
  • [29] A survey of techniques for energy efficient on-chip communication
    Raghunathan, V
    Srivastava, MB
    Gupta, RK
    40TH DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2003, 2003, : 900 - 905
  • [30] Accurate analysis of switching patterns in high speed on-chip global interconnects
    Roy, Abinash
    Jha, Sharada
    Chowdhury, Masud H.
    2007 14TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-4, 2007, : 705 - 708