A methodology for designing efficient on-chip interconnects on well-behaved communication patterns

被引:0
|
作者
Ho, WH [1 ]
Pinkston, TM [1 ]
机构
[1] Univ So Calif, SMART Interconnects Grp, Los Angeles, CA 90089 USA
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
As the level of chip integration continues to advance at a fast pace, the desire for efficient interconnects-whether on-chip or off-chip-is rapidly increasing. Traditional interconnects like buses, point-to-point wires and regular topologies may suffer from poor resource sharing in the time and space domains, leading to high contention or low resource utilization. In this paper, we propose a design methodology for constructing networks for special-purpose computer systems with well-behaved (known) communication characterictics. A temporal and spatial model is proposed to define the sufficient condition for contention-free communication. Based upon this model, a design methodology using a recursive bisection technique is applied to systematically partition a parallel system such that the required number of links and switches is minimized while achieving low contention. Results show that the design methodology can generate more optimized on-chip networks with up to 60% fewer resources than meshes or tori while providing blocking performance closer to that of a fully connected crossbar.
引用
收藏
页码:377 / 388
页数:12
相关论文
共 50 条
  • [1] Well-behaved global on-chip interconnect
    Caputa, P
    Svensson, C
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2005, 52 (02) : 318 - 323
  • [2] Design methodology for on-chip interconnects
    Cases, M
    Smith, H
    Bowen, M
    ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING, 1998, : 27 - 30
  • [3] Well-behaved applications allow for more efficient scheduling
    Trutmann, H
    REAL TIME PROGRAMMING 1999 (WRTP'99), 1999, : 141 - 146
  • [4] A design methodology for efficient application-specific on-chip interconnects
    Ho, WH
    Pinkston, TM
    IEEE TRANSACTIONS ON PARALLEL AND DISTRIBUTED SYSTEMS, 2006, 17 (02) : 174 - 190
  • [5] Complementary Communication Path for Energy Efficient On-Chip Optical Interconnects
    Li, Hui
    Le Beux, Sebastien
    Thonnart, Yvain
    O'Connor, Ian
    2015 52ND ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2015,
  • [6] Efficient macromodeling for on-chip interconnects
    Xu, QW
    Mazumder, P
    ASP-DAC/VLSI DESIGN 2002: 7TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE AND 15TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 2002, : 561 - 566
  • [7] Efficient on-chip global interconnects
    Ho, R
    Mai, K
    Horowitz, M
    2003 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2003, : 271 - 274
  • [8] Wiring rule methodology for on-chip interconnects
    Smith, H
    Cases, M
    ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING - IEEE 5TH TOPICAL MEETING, 1996, : 33 - 35
  • [9] An efficient inductance modeling for on-chip interconnects
    He, L
    Chang, N
    Lin, S
    Nakagawa, OS
    PROCEEDINGS OF THE IEEE 1999 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 1999, : 457 - 460
  • [10] Wireless Interconnects Enabled On-Chip Multicast Communication
    Li, Baoliang
    Lu, Jia
    Sun, Jiahui
    He, Lei
    Dou, Wenhua
    2012 11TH INTERNATIONAL SYMPOSIUM ON DISTRIBUTED COMPUTING AND APPLICATIONS TO BUSINESS, ENGINEERING & SCIENCE (DCABES), 2012, : 135 - 138