Charging induced missing pattern on metal layers in 65nm technology node

被引:0
|
作者
Ee, Y. C. [1 ]
Perera, C. [1 ]
Tan, J. B. [1 ]
Zhang, B. C. [1 ]
Siew, Y. K. [1 ]
Seah, B. M. [1 ]
Joy, R. [1 ]
Low, C. H. [1 ]
Liu, H. [1 ]
Chua, S. T. [1 ]
Lim, Freda C. H. [1 ]
Fu, Thomas [1 ]
Hsia, L. C. [1 ]
机构
[1] Chartered Semicond Mfg Ltd, Singapore 738406, Singapore
关键词
D O I
暂无
中图分类号
TF [冶金工业];
学科分类号
0806 ;
摘要
Charging induced Cu trench depletion during via wet clean process has been investigated. Cu missing pattern on metal layers occur predominately at area, which contains via bars or dense vias sitting on wide metal, 2-3x design rule. Comparison was made between different pH solution with pH = 7 and pH = 3.1, with different number of rinse, dry steps. From this study, it was found that regardless of the clean chemistries, Cu depletion occurred predominantly with higher number of rinse and dry steps. The mechanism of charging induced Cu trench depletion can briefly explain as follow. The presence of hillock defect at the via bottom will cause via punch-through. During the cleaning process, oxygen atoms from the cleaning solution can access the punch-through area and react with Cu in the trench to form Cu-O bonds. Of particular interest is that increasing the number of spinning of deionized water (DI) during rinse and dry steps will induce considerable charge build-up on the wafer surface. As a result, a potential is built up across the trench and via layers and induced current flow from trench to via direction, which subsequently resulted in the Cu trench depletion. Thus, with the least number of DI spinning during cleaning process was proven to be an effective way to prevent the charge buildup.
引用
收藏
页码:557 / 563
页数:7
相关论文
共 50 条
  • [31] Application of atomic force microscope to 65nm node photomasks
    Tanaka, Y
    Itou, Y
    Yoshioka, N
    Matsuyama, K
    Dawson, D
    PHOTOMASK AND NEXT GENERATION LITHOGRAPHY MASK TECHNOLOGY XI, 2004, 5446 : 751 - 758
  • [32] Design and process limited yield at the 65nm node and beyond
    Monahan, K
    Trafas, B
    Design and Process Integration for Microelectronic Manufacturing III, 2005, 5756 : 230 - 239
  • [33] Lithography driven layout of Logic Cells for 65nm node
    Pramanik, D
    Cote, M
    DESIGN AND PROCESS INTEGRATION FOR MICROELECTRONIC MANUFACTURING, 2003, : 126 - 134
  • [34] Technology qualification for 65 nm node
    Tyminski, JK
    Nakashima, T
    OPTICAL MICROLITHOGRAPHY XVIII, PTS 1-3, 2005, 5754 : 889 - 900
  • [35] Silicides for the 65 nm technology node
    Besser, PR
    Chan, S
    Paton, E
    Kammler, T
    Brown, D
    King, P
    Pressley, L
    MATERIALS, TECHNOLOGY AND RELIABILITY FOR ADVANCED INTERCONNECTS AND LOW-K DIELECTRICS-2003, 2003, 766 : 59 - 69
  • [36] 3D metrology solution for the 65nm node
    Kneedler, R
    Borodyansky, S
    Klyachko, D
    Vasilyev, L
    Buxbaum, A
    Morrison, T
    24TH ANNUAL BACUS SYMPOSIUM ON PHOTOMASK TECHNOLOGY, PT 1 AND 2, 2004, 5567 : 905 - 910
  • [37] Assessing technology tradeoffs for 65nm logic circuits
    Pramanik, D
    Cote, M
    Beaudette, K
    Axelrad, V
    DESIGN AND PROCESS INTEGRATION FOR MICROELECTRONIC MANUFACTURING, 2003, : 30 - 41
  • [38] On the interaction of ESD, NBTI and HCI in 65nm technology
    Mishra, Rahul
    Mitra, S.
    Gauthier, R.
    Ioannou, D. E.
    Kontos, D.
    Chatty, K.
    Seguin, C.
    Halbach, R.
    2007 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM PROCEEDINGS - 45TH ANNUAL, 2007, : 17 - +
  • [39] Challenges for inline elemental characterization at 65nm node and beyond
    Godwin, M
    ISSM 2005: IEEE International Symposium on Semiconductor Manufacturing, Conference Proceedings, 2005, : 487 - 490
  • [40] Challenges and solutions for trench lithography beyond 65nm node
    Lu, Zhijian
    Ho, Chi-Chien
    Mason, Mark
    Anderson, Andrew
    Mckee, Randy
    Jackson, Ricky
    Zhu, Cynthia
    Terry, Mark
    DESIGN AND PROCESS INTEGRATION FOR MICROELECTRONIC MANUFACTURING IV, 2006, 6156