Charging induced missing pattern on metal layers in 65nm technology node

被引:0
|
作者
Ee, Y. C. [1 ]
Perera, C. [1 ]
Tan, J. B. [1 ]
Zhang, B. C. [1 ]
Siew, Y. K. [1 ]
Seah, B. M. [1 ]
Joy, R. [1 ]
Low, C. H. [1 ]
Liu, H. [1 ]
Chua, S. T. [1 ]
Lim, Freda C. H. [1 ]
Fu, Thomas [1 ]
Hsia, L. C. [1 ]
机构
[1] Chartered Semicond Mfg Ltd, Singapore 738406, Singapore
关键词
D O I
暂无
中图分类号
TF [冶金工业];
学科分类号
0806 ;
摘要
Charging induced Cu trench depletion during via wet clean process has been investigated. Cu missing pattern on metal layers occur predominately at area, which contains via bars or dense vias sitting on wide metal, 2-3x design rule. Comparison was made between different pH solution with pH = 7 and pH = 3.1, with different number of rinse, dry steps. From this study, it was found that regardless of the clean chemistries, Cu depletion occurred predominantly with higher number of rinse and dry steps. The mechanism of charging induced Cu trench depletion can briefly explain as follow. The presence of hillock defect at the via bottom will cause via punch-through. During the cleaning process, oxygen atoms from the cleaning solution can access the punch-through area and react with Cu in the trench to form Cu-O bonds. Of particular interest is that increasing the number of spinning of deionized water (DI) during rinse and dry steps will induce considerable charge build-up on the wafer surface. As a result, a potential is built up across the trench and via layers and induced current flow from trench to via direction, which subsequently resulted in the Cu trench depletion. Thus, with the least number of DI spinning during cleaning process was proven to be an effective way to prevent the charge buildup.
引用
收藏
页码:557 / 563
页数:7
相关论文
共 50 条
  • [21] Process development and resist modification for metal trench layers from 65nm to 45 nm nodes
    Wu, Steven
    Lee, Sho-Shen
    Yu, Chun-Chi
    Lin, Benjamin
    Xu, Cheng Bai
    Suzuki, Yasuhiro
    Robertson, Stewart
    Tanaka, Tsutomu
    Wan, I-Yuan
    ADVANCES IN RESIST TECHNOLOGY AND PROCESSING XXIII, PTS 1 AND 2, 2006, 6153 : U1222 - U1235
  • [22] The application of HARP for PMD gap-fill for 65nm technology node and below
    Liu, H.
    Lu, W.
    Sun, Z. G.
    Goh, L.
    Zuo, B.
    Ho, V.
    Zhou, M. S.
    Hsia, L. C.
    Chu, T.
    Ching, C.
    Tang, H. S.
    Teo, K. S.
    Zou, G.
    Advanced Metallization Conference 2006 (AMC 2006), 2007, : 623 - 629
  • [23] High performance 30nm bulk CMOS for 65nm technology node(CMOS5)
    Morifuji, E
    Kanda, M
    Yanagiya, N
    Matsuda, S
    Inaba, S
    Okano, K
    Takahashi, K
    Nishigori, M
    Tsuno, H
    Yamamoto, T
    Hiyama, K
    Takayanagi, M
    Oyamatsu, H
    Yamada, S
    Noguchi, T
    Kakumu, M
    INTERNATIONAL ELECTRON DEVICES 2002 MEETING, TECHNICAL DIGEST, 2002, : 655 - 658
  • [24] Improvement of In-line SCD metrology on BEOL Copper CMP erosion layers for 65nm technology node logic production application
    Rong, Clear
    Wang, Zhigao
    Yin, Zhengchao
    Tan, Zhengquan
    Zhao, Jolly
    CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE 2011 (CSTIC 2011), 2011, 34 (01): : 949 - 954
  • [25] The Understanding of Strain-Induced Device Degradation in Advanced MOSFETs with Process-Induced Strain Technology of 65nm Node and Beyond
    Lin, M. H.
    Hsieh, E. R.
    Chung, Steve S.
    Tsai, C. H.
    Liu, P. W.
    Lin, Y. H.
    Tsai, C. T.
    Ma, G. H.
    2010 INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM, 2010, : 1053 - +
  • [26] High-performance circuit design for the RET-enabled 65nm technology node
    Liebmann, L
    Barish, A
    Baum, Z
    Bonges, H
    Bukofsky, S
    Fonseca, C
    Halle, S
    Northrop, G
    Runyon, S
    Sigal, L
    DESIGN AND PROCESS INTEGRATION FOR MICROELECTRONIC MANUFACTURING II, 2004, 5379 : 20 - 29
  • [27] 257nm wavelength mask inspection for 65nm node reticles
    Yoshikawa, R
    Tanizaki, H
    Watanabe, T
    Inoue, H
    Ogawa, R
    Endo, S
    Ikeda, M
    Takahashi, Y
    Watanabe, H
    PHOTOMASK AND NEXT GENERATION LITHOGRAPHY MASK TECHNOLOGY XI, 2004, 5446 : 313 - 319
  • [28] Yield loss in lithographic patterning at the 65nm node and beyond
    Monahan, KM
    Eichelberger, B
    Hankinson, M
    Robinson, J
    Slessor, M
    DATA ANALYSIS AND MODELING FOR PROCESS CONTROL, 2004, 5378 : 204 - 214
  • [29] Progressive ArF exposure tool for the 65nm node lithography
    Irie, N
    Hamatani, M
    Nei, M
    Optical Microlithography XVIII, Pts 1-3, 2005, 5754 : 725 - 733
  • [30] The impact of mask topography on binary reticles at the 65nm node
    Smith, MD
    Graves, T
    Byers, JD
    Mack, CA
    Optical Microlithography XVIII, Pts 1-3, 2005, 5754 : 527 - 536