Towards Row Sensitive DRAM Refresh through Retention Awareness

被引:1
|
作者
Goel, Tanmay [1 ]
Maura, Divyansh [1 ]
Goswami, Kaustav [1 ]
Das, Shirshendu [2 ]
Banerjee, Dip Sankar [3 ]
机构
[1] Indian Inst Informat Technol Guwahati, Gauhati, Assam, India
[2] Indian Inst Technol Ropar, Rupnagar, Punjab, India
[3] Indian Inst Technol Jodhpur, Jodhpur, Rajasthan, India
关键词
DRAM; retention time; DRAM refreshing;
D O I
10.1109/ISQED51717.2021.9424339
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Dynamic Random Access Memory (DRAM) is the de-facto choice for main memories in modern day computing systems. It is based on capacitor technology, which is volatile in nature. Hence, these memories require periodic refreshing, usually at 64 ms, in order to ensure data persistence. Refreshing results in blocking of the memory device for performing normal read or write operations. However, it has been found that not all cells of the device requires uniform refreshing at 64 ms. Due to shrinking of technologies, deviations are observed in nominal parameters which causes variations in retention and restoration time. In this paper, we propose a retention aware DRAM refreshing model, which is operated in auto-refresh (AR) mode of a DRAM device. We call the proposed model Lightweight Retention Time Aware Refreshing, or simply LRAR, which can be operated either in a deterministic or an approximate mode while consuming a constant amount of hardware space. The former ensures consumption of least possible area in comparison to previously proposed works. While the latter is aimed to incorporate periodic refreshing for a newly emerged DRAM phenomenon called Variable Retention Time, or, VRT, which uses the basics of approximation. After extensive evaluation, we find that our proposed model reduces execution time of programs up to 11% (9.4% on average). The memory system's energy consumption is also reduced by an average of 11.5%, and refresh energy by an average of 73.6%. We achieve the aforementioned gains at a modest area overhead of 7,240 mu m(2) (0.0018% of a 400mm(2) die) and storage overhead.
引用
收藏
页码:450 / 456
页数:7
相关论文
共 50 条
  • [1] Reducing DRAM refresh power consumption by runtime profiling of retention time and dual-row activation
    Choi, Haerang
    Hong, Dosun
    Lee, Jaesung
    Yoo, Sungjoo
    MICROPROCESSORS AND MICROSYSTEMS, 2020, 72
  • [2] RAIDR: Retention-Aware Intelligent DRAM Refresh
    Liu, Jamie
    Jaiyen, Ben
    Veras, Richard
    Mutlu, Onur
    2012 39TH ANNUAL INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE (ISCA), 2012, : 1 - 12
  • [3] Integration Scheme for Retention-aware DRAM Refresh
    Cheng, Wei-Kai
    Li, Xin-Lun
    Chen, Jian-Kai
    2017 INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2017,
  • [4] Integration of Retention-aware Refresh and BISR Techniques for DRAM Refresh Power Reduction
    Cheng, Wei-Kai
    Chen, Jian-Kai
    Huang, Shih-Hsu
    2018 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2018, : 50 - 51
  • [5] PROTRR: Principled yet Optimal In-DRAM Target Row Refresh
    Marazzi, Michele
    Jattke, Patrick
    Solt, Flavien
    Razavi, Kaveh
    43RD IEEE SYMPOSIUM ON SECURITY AND PRIVACY (SP 2022), 2022, : 735 - 753
  • [6] A long data retention SOI DRAM with the body refresh function
    Tomishima, S
    Morishita, F
    Tsukude, M
    Yamagata, T
    Arimoto, K
    IEICE TRANSACTIONS ON ELECTRONICS, 1997, E80C (07) : 899 - 904
  • [7] Mithril: Cooperative Row Hammer Protection on Commodity DRAM Leveraging Managed Refresh
    Kim, Michael Jaemin
    Park, Jaehyun
    Park, Yeonhong
    Doh, Wanju
    Kim, Namhoon
    Ham, Tae Jun
    Lee, Jae W.
    Ahn, Jung Ho
    2022 IEEE INTERNATIONAL SYMPOSIUM ON HIGH-PERFORMANCE COMPUTER ARCHITECTURE (HPCA 2022), 2022, : 1156 - 1169
  • [8] A long data retention SOI-DRAM with the body refresh function
    Tomishima, S
    Morishita, F
    Tsukude, M
    Yamagata, T
    Arimoto, K
    1996 SYMPOSIUM ON VLSI CIRCUITS - DIGEST OF TECHNICAL PAPERS, 1996, : 198 - 199
  • [9] CAM-based retention-aware DRAM (CRA-DRAM) for refresh power reduction
    Ye, Yong
    Du, Yuan
    Jing, Weiliang
    Li, Xiaoyun
    Song, Zhitang
    Chen, Bomy
    IEICE ELECTRONICS EXPRESS, 2017, 14 (10):
  • [10] Retention-Aware Refresh Techniques for Reducing Power and Mitigation of Data Retention Faults in DRAM
    Shyue-Kung Lu
    Hung-Kai Huang
    Chun-Lung Hsu
    Chi-Tien Sun
    Kohei Miyase
    Journal of Electronic Testing, 2019, 35 : 485 - 495