Energy Efficient Swing signal generation circuits for clock distribution networks

被引:2
|
作者
Mohammad, Khader [1 ]
Liu, Bao [1 ]
Agaian, Sos [1 ]
机构
[1] Univ Texas San Antonio, Dept Elect & Comp Engn, San Antonio, TX 78249 USA
来源
2009 IEEE INTERNATIONAL CONFERENCE ON SYSTEMS, MAN AND CYBERNETICS (SMC 2009), VOLS 1-9 | 2009年
关键词
VLSI; low power; reduced voltage swing; clock network;
D O I
10.1109/ICSMC.2009.5346775
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
We propose Reduced Voltage Swing (RVS) signaling (by elevating the logic 0 voltage) as opposed to Low Voltage Swing (LVS) signaling (which reduces the logic I voltage). We propose an inverter which generates RVS signals, and an extension with programmable logic for adjusted logic 0 voltage. The proposed RVS scheme achieves reduced active power consumption, minimum performance degradation and minimum area overhead (without extra power supply network and a minimum number of extra transistors). Application of multi-threshold voltage design further alleviates compromises on noise margin and leakage. Experimental results based on SPICE simulation show that RVS clocking achieves an average of 37% active power consumption reduction, 8% performance degradation.
引用
收藏
页码:3495 / 3498
页数:4
相关论文
共 50 条
  • [41] Clock generation and distribution for the third generation Itanium® processor
    Tam, S
    Desai, U
    Limaye, R
    2003 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2003, : 9 - 12
  • [42] TOLERANCE MECHANISMS IN CLOCK DISTRIBUTION NETWORKS
    不详
    HEWLETT-PACKARD JOURNAL, 1994, 45 (06): : 70 - 71
  • [43] Clock-logic domino circuits for high-speed and energy-efficient microprocessor pipelines
    Sung, Raymond Jit-Hung
    Elliott, Duncan G.
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2007, 54 (05) : 460 - 464
  • [44] High performance clock distribution networks
    Friedman, EG
    JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 1997, 16 (2-3): : 113 - 116
  • [45] Analysis of jitter in clock distribution networks
    Darapu, R
    Zhang, CW
    Forbes, L
    2004 IEEE WORKSHOP ON MICROELECTRONIC AND ELECTRON DEVICES, 2004, : 45 - 47
  • [46] High Performance Clock Distribution Networks
    Eby G. Friedman
    Journal of VLSI signal processing systems for signal, image and video technology, 1997, 16 : 113 - 116
  • [47] Resource allocation for energy efficient next generation cellular networks
    Yoghitha Ramamoorthi
    Abhinav Kumar
    CSI Transactions on ICT, 2017, 5 (2) : 179 - 187
  • [48] Energy Efficient Illumination for the Biological Clock
    Lang, Dieter
    LIGHT-EMITTING DIODES: MATERIALS, DEVICES, AND APPLICATIONS FOR SOLID STATE LIGHTING XV, 2011, 7954
  • [49] Energy-Efficient Estimation of Clock Offset for Inactive Nodes in Wireless Sensor Networks
    Chaudhari, Qasim M.
    Serpedin, Erchin
    Kim, Jang-Sub
    IEEE TRANSACTIONS ON INFORMATION THEORY, 2010, 56 (01) : 582 - 596
  • [50] Energy Efficient Clock Distribution h Low -Leakage Multi-Vt Buffers
    Gundu, Anil Kumar
    Kursun, Volkan
    2019 IEEE 29TH INTERNATIONAL SYMPOSIUM ON POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION (PATMOS 2019), 2019, : 113 - 118