Energy Efficient Swing signal generation circuits for clock distribution networks

被引:2
|
作者
Mohammad, Khader [1 ]
Liu, Bao [1 ]
Agaian, Sos [1 ]
机构
[1] Univ Texas San Antonio, Dept Elect & Comp Engn, San Antonio, TX 78249 USA
关键词
VLSI; low power; reduced voltage swing; clock network;
D O I
10.1109/ICSMC.2009.5346775
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
We propose Reduced Voltage Swing (RVS) signaling (by elevating the logic 0 voltage) as opposed to Low Voltage Swing (LVS) signaling (which reduces the logic I voltage). We propose an inverter which generates RVS signals, and an extension with programmable logic for adjusted logic 0 voltage. The proposed RVS scheme achieves reduced active power consumption, minimum performance degradation and minimum area overhead (without extra power supply network and a minimum number of extra transistors). Application of multi-threshold voltage design further alleviates compromises on noise margin and leakage. Experimental results based on SPICE simulation show that RVS clocking achieves an average of 37% active power consumption reduction, 8% performance degradation.
引用
收藏
页码:3495 / 3498
页数:4
相关论文
共 50 条
  • [21] Comparison of cost- and energy-efficient signal modulations for next generation passive optical networks
    Wei, J. L.
    Grobe, K.
    Sanchez, C.
    Giacoumidis, E.
    Griesser, H.
    OPTICS EXPRESS, 2015, 23 (22): : 28271 - 28281
  • [22] A CLOCK DISTRIBUTION SCHEME FOR LARGE RSFQ CIRCUITS
    GAJ, K
    FRIEDMAN, EG
    FELDMAN, MJ
    KRASNIEWSKI, A
    IEEE TRANSACTIONS ON APPLIED SUPERCONDUCTIVITY, 1995, 5 (02) : 3320 - 3324
  • [23] Mixed-Signal Circuits and Architectures for Energy-Efficient Memory and In-Sensor Computation of Artificial Neural Networks
    Kim, Bongjin
    32ND IEEE INTERNATIONAL SYSTEM ON CHIP CONFERENCE (IEEE SOCC 2019), 2019, : 475 - 478
  • [24] A Novel Approach for Skew Compensation in Energy Recovery Clock Distribution Networks
    Esmaeili, S. E.
    Al-Khalili, A. J.
    Cowan, G. E. R.
    2008 INTERNATIONAL CONFERENCE ON MICROELECTRONICS, 2008, : 365 - 368
  • [25] Testing Clock Distribution Networks
    Wang, Sying-Jyan
    Chen, Hsiang-Hsueh
    Lien, Chin-Hung
    Li, Katherine Shu-Min
    2017 IEEE 26TH ASIAN TEST SYMPOSIUM (ATS), 2017, : 158 - 163
  • [26] REVIEW OF CLOCK DISTRIBUTION NETWORKS
    Anita, Remit D.
    Jayasanthi, M.
    PROCEEDINGS OF 2015 ONLINE INTERNATIONAL CONFERENCE ON GREEN ENGINEERING AND TECHNOLOGIES (IC-GET), 2015,
  • [27] Clock Data Compensation Aware Clock Tree Synthesis in Digital Circuits with Adaptive Clock Generation
    Na, Taesik
    Ko, Jong Hwan
    Mukhopadhyay, Saibal
    PROCEEDINGS OF THE 2017 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2017, : 1504 - 1509
  • [28] Low-Swing Differential Conditional Capturing Flip-Flop for LC Resonant Clock Distribution Networks
    Esmaeili, Seyed E.
    Al-Kahlili, Asim J.
    Cowan, Glenn E. R.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2012, 20 (08) : 1547 - 1551
  • [29] CLOCK DISTRIBUTION NETWORKS WITH GRADUAL SIGNAL TRANSITION TIME RELAXATION FOR REDUCED POWER CONSUMPTION
    Tawfik, Sherif A.
    Kursun, Volkan
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2008, 17 (06) : 1173 - 1191
  • [30] Visible but transparent hardware Trojans in clock generation circuits
    Wang, Qianqian
    Geiger, Randall L.
    2017 IEEE NATIONAL AEROSPACE AND ELECTRONICS CONFERENCE (NAECON), 2017, : 354 - 357