Energy Efficient Swing signal generation circuits for clock distribution networks

被引:2
|
作者
Mohammad, Khader [1 ]
Liu, Bao [1 ]
Agaian, Sos [1 ]
机构
[1] Univ Texas San Antonio, Dept Elect & Comp Engn, San Antonio, TX 78249 USA
关键词
VLSI; low power; reduced voltage swing; clock network;
D O I
10.1109/ICSMC.2009.5346775
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
We propose Reduced Voltage Swing (RVS) signaling (by elevating the logic 0 voltage) as opposed to Low Voltage Swing (LVS) signaling (which reduces the logic I voltage). We propose an inverter which generates RVS signals, and an extension with programmable logic for adjusted logic 0 voltage. The proposed RVS scheme achieves reduced active power consumption, minimum performance degradation and minimum area overhead (without extra power supply network and a minimum number of extra transistors). Application of multi-threshold voltage design further alleviates compromises on noise margin and leakage. Experimental results based on SPICE simulation show that RVS clocking achieves an average of 37% active power consumption reduction, 8% performance degradation.
引用
收藏
页码:3495 / 3498
页数:4
相关论文
共 50 条
  • [1] Clock distribution networks in synchronous digital integrated circuits
    Friedman, EG
    PROCEEDINGS OF THE IEEE, 2001, 89 (05) : 665 - 692
  • [2] Testing clock distribution circuits using an analytic signal method
    Yamaguchi, TJ
    Soma, M
    Nissen, J
    Halter, D
    Raina, R
    Ishida, M
    INTERNATIONAL TEST CONFERENCE 2001, PROCEEDINGS, 2001, : 323 - 331
  • [3] Formulation and validation of an energy dissipation model for the clock generation circuitry and distribution networks
    Duarte, D
    Narayanan, V
    Irwin, MJ
    Kandemir, M
    VLSI DESIGN 2001: FOURTEENTH INTERNATIONAL CONFERENCE ON VLSI DESIGN, 2001, : 248 - 253
  • [4] A generation and distribution system of clock signal source for signal acquisition system
    Zhang, Lei
    Zhang, Yuanyuan
    Shang, Ziqian
    Su, Yanrui
    Yan, Fabao
    Wu, Zhao
    ENGINEERING REPORTS, 2022, 4 (06)
  • [5] Clock Distribution Networks for 3-D Integrated Circuits
    Pavlidis, Vasilis F.
    Savidis, Ioannis
    Friedman, Eby G.
    PROCEEDINGS OF THE IEEE 2008 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2008, : 651 - 654
  • [6] Modeling energy of the clock generation and distribution circuitry
    Duarte, D
    Irwin, MJ
    Narayanan, V
    13TH ANNUAL IEEE INTERNATIONAL ASIC/SOC CONFERENCE, PROCEEDINGS, 2000, : 261 - 265
  • [7] Skew measurements in clock distribution circuits using an analytic signal method
    Yamaguchi, TJ
    Soma, M
    Nissen, JP
    Halter, DE
    Raina, R
    Ishida, M
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2004, 23 (07) : 997 - 1009
  • [8] Consideration of logic synthesis and clock distribution networks for SFQ logic circuits
    Akimoto, A
    Yamanashi, Y
    Yoshikawa, N
    Fujimaki, A
    Yorozu, S
    Terai, H
    PHYSICA C-SUPERCONDUCTIVITY AND ITS APPLICATIONS, 2005, 426 : 1687 - 1692
  • [9] Clock Distribution Network Design for Single Phase Energy Recovery Circuits
    Yamini, Nunna
    Sasipriya, P.
    Bhaaskaran, V. S. Kanchana
    2017 INTERNATIONAL CONFERENCE ON NEXTGEN ELECTRONIC TECHNOLOGIES: SILICON TO SOFTWARE (ICNETS2), 2017, : 413 - 418
  • [10] Skew compensation in energy recovery clock distribution networks
    Esmaeili, S. E.
    Farhangi, A. M.
    Al-Khalili, A. J.
    Cowan, G. E. R.
    IET COMPUTERS AND DIGITAL TECHNIQUES, 2010, 4 (01): : 56 - 72