Performance limitation of on-chip global interconnects for high-speed signaling

被引:9
|
作者
Tsuchiya, A [1 ]
Gotoh, Y [1 ]
Hashimoto, M [1 ]
Onodera, H [1 ]
机构
[1] Kyoto Univ, Kyoto 6068501, Japan
来源
PROCEEDINGS OF THE IEEE 2004 CUSTOM INTEGRATED CIRCUITS CONFERENCE | 2004年
关键词
D O I
10.1109/CICC.2004.1358864
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper discusses performance limitation of on-chip interconnects. On-chip global interconnects are considered to be a bottleneck of high-performance LSIs. To overcome this issue, high-speed signaling and large throughput interconnection using electrical wires are studied. However the limitation of on-chip interconnects has not been studied sufficiently. This paper reveals the maximum performance of on-chip global interconnects based on derived analytic expressions and detailed circuit simulation. We derive trade-off curves among bit rate, interconnect length, and eye opening both for single-end and for differential signaling. The results show that differential signaling improves signaling performance several times compared with conventional single-end signaling, and demonstrate that 80 Gbps differential signaling on 10mm interconnects is promising.
引用
收藏
页码:489 / 492
页数:4
相关论文
共 50 条
  • [41] On-chip transmission line for long global interconnects
    Ito, H
    Inoue, J
    Gomi, S
    Sugita, H
    Okada, K
    Masu, K
    IEEE INTERNATIONAL ELECTRON DEVICES MEETING 2004, TECHNICAL DIGEST, 2004, : 677 - 680
  • [42] Grasping the impact of on-chip inductance - Understanding the effects of on-chip inductance in high-speed integrated circuits will be crucial to high-performance design
    Massoud, Y
    Ismail, Y
    IEEE CIRCUITS & DEVICES, 2001, 17 (04): : 14 - 21
  • [43] A full-duplex transceiver for 20-Gbps high-speed simultaneous bidirectional signaling across global on-chip interconnections
    Ebrahimi Jarihani, Arash
    Sturm, Johannes
    Tonello, Andrea M.
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2021, 49 (10) : 3455 - 3465
  • [44] Performance analysis of carbon nanotubes forfuture high-speed VLSI on-chip interconnect applications
    Kumar, Ch Praveen
    Rao, E. Sreenivasa
    Chandrasekhar, P.
    JOURNAL OF MECHANICS OF CONTINUA AND MATHEMATICAL SCIENCES, 2019, 14 (04): : 508 - 518
  • [45] CLOSELY PACKED MICROSTRIP LINES AS VERY HIGH-SPEED CHIP-TO-CHIP INTERCONNECTS
    KWON, OK
    PEASE, RFW
    IEEE TRANSACTIONS ON COMPONENTS HYBRIDS AND MANUFACTURING TECHNOLOGY, 1987, 10 (03): : 314 - 320
  • [46] Microbenchmark performance comparison of high-speed cluster interconnects
    Liu, JX
    Chandrasekaran, B
    Yu, WK
    Wu, JS
    Buntinas, D
    Kini, S
    Panda, DK
    Wyckoff, P
    IEEE MICRO, 2004, 24 (01) : 42 - 51
  • [47] High speed Si-based optical modulator for on-chip optical interconnects
    Marris, D
    Lupu, A
    Pascal, D
    Cercus, JL
    Vivien, L
    Cassan, E
    Laval, S
    PROCEEDINGS OF THE IEEE 2004 INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE, 2004, : 122 - 124
  • [48] High-Speed Low-Power Global On-Chip Interconnect Based on Delayed Symbol Transmission
    Park, Kwang-Il
    Koo, Ja-Hyuck
    Shin, Won-Hwa
    Jun, Young-Hyun
    Kong, Bai-Sun
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2012, 12 (02) : 168 - 174
  • [49] Assessing the Performance Impact of High-Speed Interconnects on MapReduce
    Wang, Yandong
    Jiao, Yizheng
    Xu, Cong
    Li, Xiaobing
    Wang, Teng
    Que, Xinyu
    Cira, Cristi
    Wang, Bin
    Liu, Zhuo
    Bailey, Bliss
    Yu, Weikuan
    SPECIFYING BIG DATA BENCHMARKS, 2014, 8163 : 148 - 163
  • [50] Packaging of a high-speed optical modulator using flip chip interconnects
    Visagathilagar, YS
    Rowe, WST
    Mitchell, A
    Bennett, G
    Grosser, M
    54TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, VOLS 1 AND 2, PROCEEDINGS, 2004, : 212 - 218