Performance limitation of on-chip global interconnects for high-speed signaling

被引:9
|
作者
Tsuchiya, A [1 ]
Gotoh, Y [1 ]
Hashimoto, M [1 ]
Onodera, H [1 ]
机构
[1] Kyoto Univ, Kyoto 6068501, Japan
来源
PROCEEDINGS OF THE IEEE 2004 CUSTOM INTEGRATED CIRCUITS CONFERENCE | 2004年
关键词
D O I
10.1109/CICC.2004.1358864
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper discusses performance limitation of on-chip interconnects. On-chip global interconnects are considered to be a bottleneck of high-performance LSIs. To overcome this issue, high-speed signaling and large throughput interconnection using electrical wires are studied. However the limitation of on-chip interconnects has not been studied sufficiently. This paper reveals the maximum performance of on-chip global interconnects based on derived analytic expressions and detailed circuit simulation. We derive trade-off curves among bit rate, interconnect length, and eye opening both for single-end and for differential signaling. The results show that differential signaling improves signaling performance several times compared with conventional single-end signaling, and demonstrate that 80 Gbps differential signaling on 10mm interconnects is promising.
引用
收藏
页码:489 / 492
页数:4
相关论文
共 50 条
  • [31] On-chip optical interconnects versus electrical interconnects for high-performance applications
    Stucchi, Michele
    Cosemans, Stefan
    Van Campenhout, Joris
    Tokei, Zsolt
    Beyer, Gerald
    MICROELECTRONIC ENGINEERING, 2013, 112 : 84 - 91
  • [32] High-speed circuits employing on-chip magnetic components
    Black, WC
    Fayfield, RT
    1999 SOUTHWEST SYMPOSIUM ON MIXED-SIGNAL DESIGN, SSMSD 99, 1999, : 156 - 161
  • [33] High-speed interconnects
    Powers, G
    AEROSPACE ENGINEERING, 2003, 23 (02) : 19 - 21
  • [34] Optimal interconnect termination for on-chip high speed signaling
    Hussein, Ezz El-Din O.
    Ismail, Yehea I.
    2011 INTERNATIONAL CONFERENCE ON ENERGY AWARE COMPUTING, 2011,
  • [35] High-speed on-chip interconnect modeling for circuit simulation
    Caputa, P
    Alvandpour, A
    Svensson, C
    22ND NORCHIP CONFERENCE, PROCEEDINGS, 2004, : 143 - 146
  • [36] European companies develop high-speed on-chip bus
    Granville, F
    EDN, 1995, 40 (26) : 24 - 24
  • [37] High-speed on-chip event counters for embedded systems
    Mukherjee, Nilanjan
    Pogiel, Artur
    Rajski, Janusz
    Tyszer, Jerzy
    22ND INTERNATIONAL CONFERENCE ON VLSI DESIGN HELD JOINTLY WITH 8TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS, PROCEEDINGS, 2009, : 275 - +
  • [38] High-Speed Transition Detecting Circuits for On-Chip Interconnections
    Huang, Hong-Yi
    Chen, Shih-Lun
    JOURNAL OF APPLIED SCIENCE AND ENGINEERING, 2006, 9 (01): : 37 - 44
  • [39] High Performance On-Chip Differential Signaling Using Passive Compensation for Global Communication
    Zhang, Ling
    Zhang, Yulei
    Tsuchiya, Akira
    Hashimoto, Masanori
    Kuh, Ernest S.
    Cheng, Chung-Kuan
    PROCEEDINGS OF THE ASP-DAC 2009: ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE 2009, 2009, : 385 - +
  • [40] Efficient power modeling for on-chip global interconnects
    Aswatha, A. R.
    Basavaraju, T.
    Kalpana, A. B.
    2008 51ST MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 2008, : 458 - +