Performance limitation of on-chip global interconnects for high-speed signaling

被引:9
|
作者
Tsuchiya, A [1 ]
Gotoh, Y [1 ]
Hashimoto, M [1 ]
Onodera, H [1 ]
机构
[1] Kyoto Univ, Kyoto 6068501, Japan
关键词
D O I
10.1109/CICC.2004.1358864
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper discusses performance limitation of on-chip interconnects. On-chip global interconnects are considered to be a bottleneck of high-performance LSIs. To overcome this issue, high-speed signaling and large throughput interconnection using electrical wires are studied. However the limitation of on-chip interconnects has not been studied sufficiently. This paper reveals the maximum performance of on-chip global interconnects based on derived analytic expressions and detailed circuit simulation. We derive trade-off curves among bit rate, interconnect length, and eye opening both for single-end and for differential signaling. The results show that differential signaling improves signaling performance several times compared with conventional single-end signaling, and demonstrate that 80 Gbps differential signaling on 10mm interconnects is promising.
引用
收藏
页码:489 / 492
页数:4
相关论文
共 50 条
  • [1] Performance limitation of on-chip global interconnects for high-speed signaling
    Tsuchiya, A
    Hashimoto, M
    Onodera, H
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2005, E88A (04) : 885 - 891
  • [2] Energy Optimization for Current-mode Signaling in High-Speed On-Chip Interconnects
    Irfansyah, Astria Nur
    Lehmann, Torsten
    Nooshabadi, Saeid
    ICIAS 2007: INTERNATIONAL CONFERENCE ON INTELLIGENT & ADVANCED SYSTEMS, VOLS 1-3, PROCEEDINGS, 2007, : 1306 - 1311
  • [3] A unified RLC model for high-speed on-chip interconnects
    Sim, SP
    Krishnan, S
    Petranovic, DM
    Arora, ND
    Lee, KR
    Yang, CY
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2003, 50 (06) : 1501 - 1510
  • [4] High-speed completion detection for current sensing on-chip interconnects
    Nigussie, E.
    Plosila, J.
    Isoaho, J.
    ELECTRONICS LETTERS, 2009, 45 (11) : 547 - +
  • [5] Design guideline for resistive termination of on-chip high-speed interconnects
    Tsuchiya, A
    Hashimoto, M
    Onodera, H
    CICC: PROCEEDINGS OF THE IEEE 2005 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2005, : 613 - 616
  • [6] High-speed energy-efficient bi-directional transceiver for on-chip global interconnects
    Wary, Nijwm
    Mandal, Pradip
    IET CIRCUITS DEVICES & SYSTEMS, 2015, 9 (05) : 319 - 327
  • [7] High speed current-mode signaling circuits for on-chip interconnects
    Katoch, A
    Veendrick, H
    Seevinck, E
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 4138 - 4141
  • [8] Design rules for mode conversion reduction in high-speed on-chip interconnects
    Quéré, Y
    Le Gouguec, T
    Martin, PM
    Le Berre, D
    Huret, F
    2005 IEEE MTT-S International Microwave Symposium, Vols 1-4, 2005, : 1291 - 1294
  • [9] Accurate analysis of switching patterns in high speed on-chip global interconnects
    Roy, Abinash
    Jha, Sharada
    Chowdhury, Masud H.
    2007 14TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-4, 2007, : 705 - 708
  • [10] Modeling and Optimization of On-chip High Speed Interconnects
    Kumar, B. Krishna
    Rajeswari, P.
    Kumar, N. Suresh
    INCEMIC 2006: 9TH INTERNATIONAL CONFERENCE ON ELECTROMAGNETIC INTERFERENCE AND COMPATIBILITY, PROCEEDINGS, 2006, : 109 - 114