Analysis of delay caused by bridging RLC interconnects

被引:0
|
作者
Zhou, QM [1 ]
Mohanram, K [1 ]
机构
[1] Rice Univ, Dept Elect & Comp Engn, Houston, TX 77005 USA
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A novel technique to model resistive bridging defects in the presence of inductive and capacitive effects is described. It is well known that resistive bridges can degrade performance without resulting in logic errors-the focus of this paper is on the analysis and computation of this extra switching delay caused by resistive bridging defects between interconnect lines. Through a series of transformations, a simple, highly accurate, and computationatly efficient closed-form RLC model for resistive bridges between interconnect lines is developed. This single-stage RLC model can accommodate a resistive bridge at an arbitrary site between two interconnect lines. A full set of simulation results show that on average, the model is 25X faster and accurate to within 4% of the results obtained using a 20-stage distributed RLC interconnect model in SPICE.
引用
收藏
页码:1044 / 1052
页数:9
相关论文
共 50 条
  • [41] Analysis of delay fault in GNR power interconnects
    Bhattacharya, Sandip
    Das, Debaprasad
    Rahaman, Hafizur
    INTERNATIONAL JOURNAL OF NUMERICAL MODELLING-ELECTRONIC NETWORKS DEVICES AND FIELDS, 2018, 31 (03)
  • [42] analytical crosstalk noise and its induced-delay estimation for distributed RLC interconnects under ramp excitation
    Coulibaly, L. M. (enrlcoul@livjm.ac.uk), Circuits and Systems Society, IEEE CASS; Science Council of Japan; The Inst. of Electronics, Inf. and Communication Engineers, IEICE; The Institute of Electrical and Electronics Engineers, Inc., IEEE (Institute of Electrical and Electronics Engineers Inc.):
  • [43] Analytical crosstalk noise and its induced-delay estimation for distributed RLC interconnects under ramp excitation
    Coulibaly, LM
    Kadim, HJ
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 1254 - 1257
  • [44] Novel statistical delay model based on the birnbaum-saunders distribution for RLC interconnects in 90 nm technologies
    College of Information Science and Engineering, Zhejiang University, Hangzhou 310012, China
    不详
    Pan Tao Ti Hsueh Pao, 2008, 7 (1313-1317):
  • [45] Delay Analysis of Small IP Packets in GPRS RLC Layer
    Manaz, M. A. Mohammed
    Liyanage, Kithsiri M.
    2013 8TH IEEE INTERNATIONAL CONFERENCE ON INDUSTRIAL AND INFORMATION SYSTEMS (ICIIS), 2013, : 489 - 494
  • [46] Novel macromodeling for on-chip RC/RLC interconnects
    Xu, QW
    Mazumder, P
    Ding, L
    2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL IV, PROCEEDINGS, 2002, : 189 - 192
  • [47] Modeling and Analysis of On-Chip Single and H-tree Distributed RLC Interconnects
    Mummaneni Kavicharan
    Nukala Suryanarayana Murthy
    Nistala Bheema Rao
    Addanki Prathima
    Circuits, Systems, and Signal Processing, 2016, 35 : 3049 - 3065
  • [48] Modeling and Analysis of On-Chip Single and H-tree Distributed RLC Interconnects
    Kavicharan, Mummaneni
    Murthy, Nukala Suryanarayana
    Rao, Nistala Bheema
    Prathima, Addanki
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2016, 35 (09) : 3049 - 3065
  • [49] A Novel Approach to Crosstalk Noise Analysis in CMOS Inverter Driven Coupled RLC Interconnects
    Paidimarry, Chandra Sekhar
    Kumar, B. Pradeep
    Katkoori, Srinivas
    2013 ANNUAL IEEE INDIA CONFERENCE (INDICON), 2013,
  • [50] A simple electrical RLC crosstalk model for interconnects on silicon
    Huerta-Chua, Jesus
    Murphy-Arteaga, Roberto S.
    PROCEEDINGS OF THE 6TH INTERNATIONAL CARIBBEAN CONFERENCE ON DEVICES, CIRCUITS, AND SYSTEMS, 2006, : 79 - +