Analysis of delay caused by bridging RLC interconnects

被引:0
|
作者
Zhou, QM [1 ]
Mohanram, K [1 ]
机构
[1] Rice Univ, Dept Elect & Comp Engn, Houston, TX 77005 USA
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A novel technique to model resistive bridging defects in the presence of inductive and capacitive effects is described. It is well known that resistive bridges can degrade performance without resulting in logic errors-the focus of this paper is on the analysis and computation of this extra switching delay caused by resistive bridging defects between interconnect lines. Through a series of transformations, a simple, highly accurate, and computationatly efficient closed-form RLC model for resistive bridges between interconnect lines is developed. This single-stage RLC model can accommodate a resistive bridge at an arbitrary site between two interconnect lines. A full set of simulation results show that on average, the model is 25X faster and accurate to within 4% of the results obtained using a 20-stage distributed RLC interconnect model in SPICE.
引用
收藏
页码:1044 / 1052
页数:9
相关论文
共 50 条
  • [21] Wire shaping of RLC interconnects
    El-Moursy, Magdy A.
    Friedman, Eby G.
    INTEGRATION-THE VLSI JOURNAL, 2007, 40 (04) : 461 - 472
  • [22] Low-power repeaters driving RC and RLC interconnects with delay and bandwidth constraints
    Chen, GQ
    Friedman, EG
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2006, 14 (02) : 161 - 172
  • [23] Analysis of on-chip inductance effects for distributed RLC interconnects
    Banerjee, K
    Mehrotra, A
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2002, 21 (08) : 904 - 915
  • [24] Analysis and optimization of shielded RLC global interconnects for gigascale integration
    Jiang, L.-L.
    Mao, J.-F.
    Tang, M.
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2007, 94 (03) : 263 - 276
  • [25] Regeneration techniques for RLC VLSI interconnects
    Awwad, FR
    Nekili, M
    ICM 2001: 13TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS, PROCEEDINGS, 2001, : 209 - 212
  • [26] RLC signal integrity analysis of high-speed global interconnects
    Huang, XJ
    Cao, Y
    Sylvester, D
    Lin, S
    King, TJ
    Hu, CM
    INTERNATIONAL ELECTRON DEVICES MEETING 2000, TECHNICAL DIGEST, 2000, : 731 - 734
  • [27] Dynamic Crosstalk Analysis in RLC Modeled Interconnects using FDTD Method
    Sharma, Devendra Kumar
    Mittal, Shailesh
    Kaushik, B. K.
    Sharma, R. K.
    Yadav, K. L.
    Majumder, M. K.
    2012 THIRD INTERNATIONAL CONFERENCE ON COMPUTER AND COMMUNICATION TECHNOLOGY (ICCCT), 2012, : 326 - 330
  • [28] Analysis of RLC Interconnect Delay Considering Thermal Effect
    Dong, Gang
    Leng, Peng
    Yang, Yintang
    Chai, Changchun
    2008 9TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED-CIRCUIT TECHNOLOGY, VOLS 1-4, 2008, : 2248 - 2251
  • [29] Bus-Encoding Technique to Reduce Delay, Power and Simultaneous Switching Noise (SSN) in RLC Interconnects
    Raghunandan, C.
    Sainarayanan, K. S.
    Srinivas, M. B.
    GLSVLSI'07: PROCEEDINGS OF THE 2007 ACM GREAT LAKES SYMPOSIUM ON VLSI, 2007, : 371 - 376
  • [30] A closed-form delay formula for on-chip RLC interconnects in current-mode signaling
    Zhou, MC
    Liu, WT
    Sivaprakasam, M
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 1082 - 1085