Defect-tolerant Logic Mapping on Nanoscale Crossbar Architectures and Yield Analysis

被引:17
|
作者
Su, Yehua [1 ]
Rao, Wenjing [1 ]
机构
[1] Univ Illinois, ECE Dept, Chicago, IL 60607 USA
关键词
D O I
10.1109/DFT.2009.16
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Crossbar architectures are promising in the emerging nanoelectronic environment. However, fabrication processes for nano-scale circuits introduce numerous defects. Logic mapping on these defective nanofabrics thus emerges as a fundamental challenge, We establish a mathematical model for the logic mapping problem, followed by a probabilistic analysis to gain yield information. Since the most challenging part of the problem is the exponential runtime in, searching for a solution, we examine the practical perspective of yield where a runtime limit is imposed. Yield improvement can be achieved through one of two ways: adding hardware redundancy by increasing crossbar size or allowing longer runtime. It turns out that correlations in the mapping solution space play an essential role on the complexity of the problem. Therefore, developing effective mechanisms to improve yield requires insights and analysis on. correlations in the solution space. The analysis provided in this paper reveals the following points. Even though yield can always be improved through increasing crossbar size, the improvement gained by increasing crossbar size has a theoretical upperbound when a runtime limit is imposed. Consequently, there exists an optimal size for a crossbar to improve yield effectively within a runtime limit. Last but not least, for large-sized logic functions, longer runtime can be invested to improve yield significantly.
引用
收藏
页码:322 / 330
页数:9
相关论文
共 50 条
  • [31] NANOLAB: A tool for evaluating reliability of defect-tolerant nano architectures
    Bhaduri, D
    Shukla, S
    VLSI 2004: IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, PROCEEDINGS, 2004, : 25 - 31
  • [32] Tools and techniques for evaluating reliability of defect-tolerant nano architectures
    Bhaduri, D
    Shukla, S
    2004 IEEE INTERNATIONAL JOINT CONFERENCE ON NEURAL NETWORKS, VOLS 1-4, PROCEEDINGS, 2004, : 2641 - 2646
  • [33] Defect-Tolerant Logic Synthesis for Memristor Crossbars with Performance Evaluation
    Tunali, Onur
    Morgul, M. Ceylan
    Altun, Mustafa
    IEEE MICRO, 2018, 38 (05) : 22 - 31
  • [34] A UNIFIED NEGATIVE-BINOMIAL DISTRIBUTION FOR YIELD ANALYSIS OF DEFECT-TOLERANT CIRCUITS
    KOREN, I
    KOREN, Z
    STAPPER, CH
    IEEE TRANSACTIONS ON COMPUTERS, 1993, 42 (06) : 724 - 734
  • [35] Evaluating the reliability of defect-tolerant architectures for nanotechnology with probabilistic model checking
    Norman, G
    Parker, D
    Kwiatkowska, M
    Shukla, SK
    17TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS: DESIGN METHODOLOGIES FOR THE GIGASCALE ERA, 2004, : 907 - 912
  • [36] Defect-tolerant demultiplexer circuits based on threshold logic and coding
    Roth, Ron M.
    Robinett, Warren
    Kuekes, Philip J.
    Williams, R. Stanley
    NANOTECHNOLOGY, 2009, 20 (13)
  • [37] Defect-Tolerant Mapping of CMOL Circuit Targeting Delay Optimization
    Zha, Xiao-Jing
    Xia, Yin-Shui
    Xie, Shang-Luan
    Chu, Zhu-Fei
    JOURNAL OF COMPUTER SCIENCE AND TECHNOLOGY, 2021, 36 (05) : 1118 - 1132
  • [38] Defect-Tolerant Mapping of CMOL Circuit Targeting Delay Optimization
    Xiao-Jing Zha
    Yin-Shui Xia
    Shang-Luan Xie
    Zhu-Fei Chu
    Journal of Computer Science and Technology, 2021, 36 : 1118 - 1132
  • [39] POWER ORIENTED CMOL DEFECT-TOLERANT MAPPING WITH AVAILABLE NANODEVICES
    Xie, Shangluan
    Xia, Yinshui
    Zha, Xiaojing
    Gu, Xiangui
    2020 CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE 2020 (CSTIC 2020), 2020,
  • [40] Power Oriented Optimization for the Defect-Tolerant Mapping of CMOL Circuits
    Xie S.
    Xia Y.
    Zha X.
    Jisuanji Fuzhu Sheji Yu Tuxingxue Xuebao/Journal of Computer-Aided Design and Computer Graphics, 2021, 33 (04): : 616 - 623