Hardware-Accelerated Index Construction for Semantic Web

被引:0
|
作者
Blochwitz, Christopher [1 ]
Wolff, Julian [1 ]
Berekovic, Mladen [1 ]
Heinrich, Dennis [2 ]
Groppe, Sven [2 ]
Joseph, Jan Moritz [3 ]
Pionteck, Thilo [3 ]
机构
[1] Univ Lubeck, Inst Comp Engn, D-23562 Lubeck, Germany
[2] Univ Lubeck, Inst Informat Syst, D-23562 Lubeck, Germany
[3] Otto von Guericke Univ, Inst Informat Technol & Commun, D-39106 Magdeburg, Germany
关键词
Triplestore; RDF-3X; Semantic Web Database; Hardware; Field-Programmable Gate Array;
D O I
10.1109/FPT.2018.00053
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
In this paper, an optimized data structure for managing triples used in a Semantic Web Database and a hardware engine for index construction are presented. We propose an FPGA-centric design, which we call Hardware-Triplestore. As part of the design, a scalable and parallel architecture for Triplestore construction is introduced. We propose a hybrid data structure consisting of three layers, one for every element of the semantic triple. The data structure is optimized for our hardware-centric design and is stored on an external DDR4-Memory. The Hardware-Triplestore is evaluated separately from the rest of the database system and achieves an insertion rate of 1.24 million triples per second, which is 17 times faster than one of the fastest software Triplestore-RDF-3X-.
引用
收藏
页码:281 / 284
页数:4
相关论文
共 50 条
  • [21] Hardware-Accelerated Network Control Planes
    Molero, Edgar Costa
    Vissicchio, Stefano
    Vanbever, Laurent
    HOTNETS-XVII: PROCEEDINGS OF THE 2018 ACM WORKSHOP ON HOT TOPICS IN NETWORKS, 2018, : 120 - 126
  • [22] A Hardware-Accelerated Solution for Hierarchical Index-Based Merge-Join
    Zhou, Zimeng
    Yu, Chenyun
    Nutanong, Sarana
    Cui, Yufei
    Fu, Chenchen
    Xue, Chun Jason
    2019 IEEE 35TH INTERNATIONAL CONFERENCE ON DATA ENGINEERING (ICDE 2019), 2019, : 2137 - 2138
  • [23] A Hardware-Accelerated Solution for Hierarchical Index-Based Merge-Join
    Zhou, Zimeng
    Yu, Chenyun
    Nutanong, Sarana
    Cui, Yufei
    Fu, Chenchen
    Xue, Chun Jason
    IEEE TRANSACTIONS ON KNOWLEDGE AND DATA ENGINEERING, 2019, 31 (01) : 91 - 104
  • [24] Hardware-accelerated protein identification for mass spectrometry
    Alex, AT
    Dumontier, M
    Rose, JS
    Hogue, CWV
    RAPID COMMUNICATIONS IN MASS SPECTROMETRY, 2005, 19 (06) : 833 - 837
  • [25] Speech Recognition and Understanding on Hardware-Accelerated DSP
    Stemmer, Georg
    Georges, Munir
    Hofer, Joachim
    Rozen, Piotr
    Bauer, Josef
    Nowicki, Jakub
    Bocklet, Tobias
    Colett, Hannah R.
    Falik, Ohad
    Deisher, Michael
    Downing, Sylvia J.
    18TH ANNUAL CONFERENCE OF THE INTERNATIONAL SPEECH COMMUNICATION ASSOCIATION (INTERSPEECH 2017), VOLS 1-6: SITUATED INTERACTION, 2017, : 2036 - 2037
  • [26] Dual Streaming for Hardware-Accelerated Ray Tracing
    Shkurko, Konstantin
    Grant, Tim
    Kopta, Daniel
    Mallett, Ian
    Yuksel, Cem
    Brunvand, Erik
    HPG '17: PROCEEDINGS OF HIGH PERFORMANCE GRAPHICS, 2017,
  • [27] Hardware-accelerated dynamic clustering of virtualcrowd members
    Haciomeroglu, Murat
    Ozcan, Cumhur Yigit
    Barut, Oner
    Seckin, Levent
    Sever, Hayri
    COMPUTER ANIMATION AND VIRTUAL WORLDS, 2013, 24 (02) : 143 - 153
  • [28] Improved hardware-accelerated visual hull rendering
    Li, M
    Magnor, M
    Seidel, HP
    VISION, MODELING, AND VISUALIZATION 2003, 2003, : 151 - +
  • [29] Hardware-accelerated dynamic light field rendering
    Goldlücke, B
    Magnor, M
    Wilburn, B
    VISION MODELING, AND VISUALIZATION 2002, PROCEEDINGS, 2002, : 455 - +
  • [30] A generic hardware-accelerated OFDM system simulator
    Veiverys, Antanas
    Goluguri, Vara Prasad
    Le Moullec, Yannick
    Rom, Christian
    Olsen, Ole
    Koch, Peter
    NORCHIP 2005, PROCEEDINGS, 2005, : 62 - 65