Hardware-Accelerated Index Construction for Semantic Web

被引:0
|
作者
Blochwitz, Christopher [1 ]
Wolff, Julian [1 ]
Berekovic, Mladen [1 ]
Heinrich, Dennis [2 ]
Groppe, Sven [2 ]
Joseph, Jan Moritz [3 ]
Pionteck, Thilo [3 ]
机构
[1] Univ Lubeck, Inst Comp Engn, D-23562 Lubeck, Germany
[2] Univ Lubeck, Inst Informat Syst, D-23562 Lubeck, Germany
[3] Otto von Guericke Univ, Inst Informat Technol & Commun, D-39106 Magdeburg, Germany
关键词
Triplestore; RDF-3X; Semantic Web Database; Hardware; Field-Programmable Gate Array;
D O I
10.1109/FPT.2018.00053
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
In this paper, an optimized data structure for managing triples used in a Semantic Web Database and a hardware engine for index construction are presented. We propose an FPGA-centric design, which we call Hardware-Triplestore. As part of the design, a scalable and parallel architecture for Triplestore construction is introduced. We propose a hybrid data structure consisting of three layers, one for every element of the semantic triple. The data structure is optimized for our hardware-centric design and is stored on an external DDR4-Memory. The Hardware-Triplestore is evaluated separately from the rest of the database system and achieves an insertion rate of 1.24 million triples per second, which is 17 times faster than one of the fastest software Triplestore-RDF-3X-.
引用
收藏
页码:281 / 284
页数:4
相关论文
共 50 条
  • [11] Scheduling Hardware-Accelerated Cloud Functions
    Jessica Vandebon
    Jose G. F. Coutinho
    Wayne Luk
    Journal of Signal Processing Systems, 2021, 93 : 1419 - 1431
  • [12] Hardware-Accelerated Twofish Core for FPGA
    Smekal, David
    Hajny, Jan
    Martinasek, Zdenek
    2018 41ST INTERNATIONAL CONFERENCE ON TELECOMMUNICATIONS AND SIGNAL PROCESSING (TSP), 2018, : 338 - 341
  • [13] HAPT: Hardware-Accelerated Persistent Transactions
    Kim, Seunghoe
    Baek, Woongki
    2016 5TH NON-VOLATILE MEMORY SYSTEMS AND APPLICATIONS SYMPOSIUM (NVMSA), 2016,
  • [14] A hardware-accelerated novel IR system
    Weeks, M
    Hodge, VJ
    Austin, J
    10TH EUROMICRO WORKSHOP ON PARALLEL, DISTRIBUTED AND NETWORK-BASED PROCESSING, PROCEEDINGS, 2002, : 283 - 289
  • [15] Hardware-accelerated rendering of photo hulls
    Li, M
    Magnor, M
    Seidel, HP
    COMPUTER GRAPHICS FORUM, 2004, 23 (03) : 635 - 642
  • [16] A parallel hardware hypervisor for hardware-accelerated cloud computing
    Dogan, Atakan
    Ebcioglu, Kemal
    CONCURRENCY AND COMPUTATION-PRACTICE & EXPERIENCE, 2022, 34 (09):
  • [17] Hardware-Accelerated Dynamic Binary Translation
    Rokicki, Simon
    Rohou, Erven
    Derrien, Steven
    PROCEEDINGS OF THE 2017 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2017, : 1062 - 1067
  • [18] Hardware-accelerated multimodality volume fusion
    Hong, H
    Bae, J
    Kye, H
    Shin, YG
    MEDICAL IMAGING 2005: VISUALIZATION, IMAGE-GUIDED PROCEDURES, AND DISPLAY, PTS 1 AND 2, 2005, 5744 : 629 - 635
  • [19] Hardware-Accelerated Gradient Noise for Graphics
    Spjut, Josef B.
    Kensler, Andrew E.
    Brunvand, Erik L.
    GLSVLSI 2009: PROCEEDINGS OF THE 2009 GREAT LAKES SYMPOSIUM ON VLSI, 2009, : 457 - 462
  • [20] Realistic, hardware-accelerated shading and lighting
    Heidrich, W
    Seidel, HP
    SIGGRAPH 99 CONFERENCE PROCEEDINGS, 1999, : 171 - 178