Compact modeling approaches to multiple die stacked chip scale packages

被引:6
|
作者
Garcia, EA [1 ]
Chiu, CP [1 ]
机构
[1] Intel Technol Philippines Inc, Assembly Technol Dev, Cavite, Philippines
关键词
thermal resistance and compact model;
D O I
10.1109/STHERM.2003.1194356
中图分类号
O414.1 [热力学];
学科分类号
摘要
This paper compares several approaches to create compact models for simple and quick prediction of the thermal performance of stacked-die packages. The first approach is the so-called Compact Conduction Model (CCM) by simplifying the die attach with a planar contact resistance and by lumping the solder balls and vias into simplified blocks. The second approach is to further simplify the CCM by lumping the stack dice into a single die with the power dissipation from each die superimposed into one die. The third approach is the so-called two-resistor (2R) compact model that consists of a junction-to-top resistance (thetajc) and a junction-to-board resistance (thetajb). These compact models are compared to the detailed model under different boundary condition scenarios: still air enclosure (JESD51-2), ring cold plate test (JESD51-8), and top cold plate test. The modeling result indicates the compact model can reasonably predict the thermal performance when compared to the detailed model in most boundary conditions. The lumped package substrate layer and the superimposition of multiple dice into an equivalent die can significantly simplify the model, reducing the computer memory and simulation time without scarifying modeling accuracy. Since different levels of errors are associated with different modeling approaches in different boundary conditions, further examination of the possible numerical error in each model approach and further thermal measurements using the actual packages with thermal test dice are needed for thermal model validation.
引用
收藏
页码:160 / 167
页数:8
相关论文
共 50 条
  • [1] Thermal characterization and compact modeling of stacked die packages
    Szabo, P.
    Poppe, A.
    Farkas, G.
    Szekely, V.
    Courtois, B.
    Rencz, M.
    2006 PROCEEDINGS 10TH INTERSOCIETY CONFERENCE ON THERMAL AND THERMOMECHANICAL PHENOMENA IN ELECTRONICS SYSTEMS, VOLS 1 AND 2, 2006, : 251 - +
  • [2] DELPHI style compact modeling of stacked die packages
    Poppe, Andras
    Farkas, Gabor
    Parry, John
    Szabo, Peter
    Rencz, Marta
    Szekely, Vladimir
    TWENTY-THIRD ANNUAL IEEE SEMICONDUCTOR THERMAL MEASUREMENT AND MANAGEMENT SYMPOSIUM, PROCEEDINGS 2007, 2007, : 248 - +
  • [3] Die stress analysis in stacked die chip scale packages (SCSP).
    Chaparala, Satish C.
    Andros, Frank E.
    Infantolino, Bill
    Sammakia, Bahgat G.
    Guttikonda, Satish C.
    Zhao, Julia
    Sengupta, Dipak
    ADVANCES IN ELECTRONIC PACKAGING 2005, PTS A-C, 2005, : 1397 - 1404
  • [4] Two-resistor compact modeling for multiple die and multi-chip packages
    Garcia, EA
    Chiu, CP
    TWENTY-FIRST ANNUAL IEEE SEMICONDUCTOR THERMAL MEASUREMENT AND MANAGEMENT SYMPOSIUM, PROCEEDINGS 2005, 2005, : 327 - 334
  • [5] Root cause mechanism for delamination/cracking in stacked die chip scale packages
    Prack, Edward R.
    Fan, Xuejun
    ISSM 2006 CONFERENCE PROCEEDINGS- 13TH INTERNATIONAL SYMPOSIUM ON SEMICONDUCTOR MANUFACTURING, 2006, : 219 - 222
  • [6] Modeling of moisture over-saturation and vapor pressure in die-attach film for stacked-die chip scale packages
    Chen, Liangbiao
    Adams, Jeremy
    Chu, Hsing-Wei
    Fan, Xuejun
    JOURNAL OF MATERIALS SCIENCE-MATERIALS IN ELECTRONICS, 2016, 27 (01) : 481 - 488
  • [7] Modeling of moisture over-saturation and vapor pressure in die-attach film for stacked-die chip scale packages
    Liangbiao Chen
    Jeremy Adams
    Hsing-Wei Chu
    Xuejun Fan
    Journal of Materials Science: Materials in Electronics, 2016, 27 : 481 - 488
  • [8] Wafer-level film selection for stacked-die chip scale packages
    Shi, Daniel
    Fan, Xuejun
    57TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, 2007 PROCEEDINGS, 2007, : 1731 - +
  • [9] Thermal characterization and modeling of stacked die packages
    Szabo, P.
    Rencz, M.
    Szekely, V.
    Poppe, A.
    Farkas, G.
    Courtois, B.
    Advances in Electronic Packaging 2005, Pts A-C, 2005, : 1575 - 1581
  • [10] Reliability modeling of chip scale packages
    Pitarresi, JM
    Sethuraman, S
    Nandagopal, B
    Primavera, A
    TWENTY SIXTH IEEE/CPMT INTERNATIONAL ELECTRONICS MANUFACTURING TECHNOLOGY SYMPOSIUM, PROCEEDINGS, 2000, : 60 - 69