Thermal management in high-density, stacked-die, multi-chip modules

被引:0
|
作者
Marinis, Thomas [1 ]
Pryputniewicz, Dariusz [1 ]
Kondolcon, Caroline [1 ]
Haley, Jason [1 ]
机构
[1] Charles Stark Draper Lab Inc, 555 Technol Square, Cambridge, MA 02139 USA
来源
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Very high density multi-chip modules (MCM) are being manufactured by tiling an alumina substrate with IC chips and passive components, laminating a film of Kapton over them, laser drilling vias to their I/O pads, and interconnecting them with photo patterned, copper metallization. Additional layers of components and interconnects are added on top of the base layer, as needed, to allow greater integration of large circuits. Current products are typically two layers of chips and seven layers of interconnect. As higher power applications have emerged and the power density of IC chips has increased. thermal management has become a significant factor impacting module design. We have been conducting a thermal modeling effort to map the design space for this technology. Our principal objective is to define and evaluate low thermal impedance (heat removal) configurations for a given chip set. A second objective is to determine what gains in module performance might be realized by improvements in material properties or changes in the relative thicknesses of dielectric and metal layers.
引用
收藏
页码:153 / +
页数:2
相关论文
共 50 条
  • [41] Use of multi-chip modules in safety critical systems
    Roughton, Mike
    Hinde, Gary
    Electronic Engineering (London), 1994, 66 (809):
  • [42] Quantification of cracked area in thermal path of high-power multi-chip modules using transient thermal impedance measurement
    Eleffendi, Mohd. Amir
    Yang, Li
    Agyakwa, Pearl
    Johnson, C. Mark
    MICROELECTRONICS RELIABILITY, 2016, 59 : 73 - 83
  • [43] TeraPHY: A High-density Electronic-Photonic Chiplet for Optical I/O from a Multi-Chip Module
    Meade, Roy
    Ardalan, Shahab
    Davenport, Michael
    Fini, John
    Sun, Chen
    Wade, Mark
    Wright-Gladstein, Alexandra
    Zhang, Chong
    2019 OPTICAL FIBER COMMUNICATIONS CONFERENCE AND EXHIBITION (OFC), 2019,
  • [44] Assembly process development of stacked multi-chip leadframe package
    Yao, YF
    Njoman, B
    Chua, KH
    6TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE, PROCEEDINGS (EPTC 2004), 2004, : 25 - 29
  • [45] Package embedded heat exchanger for stacked multi-chip module
    Lee, H
    Jeong, Y
    Shin, J
    Kim, S
    Kim, M
    Kang, M
    Chun, K
    BOSTON TRANSDUCERS'03: DIGEST OF TECHNICAL PAPERS, VOLS 1 AND 2, 2003, : 1080 - 1083
  • [46] Package embedded heat exchanger for stacked multi-chip module
    Lee, H
    Jeong, Y
    Shin, J
    Baek, J
    Kang, MK
    Chun, KJ
    SENSORS AND ACTUATORS A-PHYSICAL, 2004, 114 (2-3) : 204 - 211
  • [47] A multi-port thermal coupling model for multi-chip power modules suitable for circuit simulators
    Wang, Z. X.
    Wang, H.
    Zhang, Y.
    Blaabjerg, F.
    MICROELECTRONICS RELIABILITY, 2018, 88-90 : 519 - 523
  • [48] Turbulent Flows Impinging on High Power Multi-Chip Bare Die Package
    Subrahmanyam, Prabhakar
    Pang, Ying-feng
    2020 IEEE 70TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2020), 2020, : 2058 - 2065
  • [49] Thermal resistance analysis of high power LEDs with multi-chip package
    Kim, Lan
    Hwang, Woong Joon
    Shin, Moo Whan
    56TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE 2006, VOL 1 AND 2, PROCEEDINGS, 2006, : 1076 - +
  • [50] Thermal Analysis of Multi-chip Module High Power LED Packaging
    Pan Kailin
    Ren Guotao
    Li Peng
    Huang Peng
    2011 12TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY AND HIGH DENSITY PACKAGING (ICEPT-HDP), 2011, : 1124 - 1127