Analysis of jitter due to power-supply noise in phase-locked loops

被引:29
|
作者
Heydari, P [1 ]
Pedram, M [1 ]
机构
[1] Univ So Calif, Dept EE Syst, Los Angeles, CA 90089 USA
关键词
D O I
10.1109/CICC.2000.852704
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Phase-locked loops (PLL) in RF and mixed signal VLSI circuits experience supply noise which translates to a timing jitter. In this paper an analysis of the timing jitter due to the noise on the power supply rails is presented. Stochastic models of the power supply noise in VLSI circuits for different values of on-chip decoupling capacitances are presented first. This is followed by calculation of the phase noise of the voltage-controlled oscillator (VCO) in terms of the statistical properties of supply noise. Finally the timing jitter of PLL is predicted in response to the VCO phase noise. A PLL circuit has been designed in 0.35 mu CMOS process, and our mathematical model was applied to determine the timing jitter. Experimental results prove the accuracy of the predicted model.
引用
收藏
页码:443 / 446
页数:4
相关论文
共 50 条
  • [1] Modeling and simulation of jitter in phase-locked loops due to substate noise
    Kim, JW
    Lu, YC
    Dutton, RW
    BMAS 2005: PROCEEDINGS OF THE 2005 IEEE INTERNATIONAL BEHAVIORAL MODELING AND SIMULATION WORKSHOP, 2005, : 25 - 30
  • [2] Jitter and phase noise in oscillators and phase-locked loops
    Herzel, F
    Winkler, W
    Borngräber, J
    NOISE IN COMMUNICATION, 2004, 5473 : 16 - 26
  • [3] Analysis of jitter in phase-locked loops
    Lee, DC
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2002, 49 (11) : 704 - 711
  • [4] Noise analysis of phase-locked loops
    Mehrotra, A
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2002, 49 (09) : 1309 - 1316
  • [5] Noise analysis of phase-locked loops
    Mehrotra, A
    ICCAD - 2000 : IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN, 2000, : 277 - 282
  • [6] Modeling and simulation of jitter in phase-locked loops
    Kundert, K
    ANALOG CIRCUIT DESIGN: RF ANALOG-TO-DIGITAL CONVERTERS; SENSOR AND ACTUATOR INTERFACES; LOW-NOISE OSCILLATORS, PLLS AND SYNTHESIZERS, 1997, : 359 - 379
  • [7] DATA DEPENDENT JITTER OF PHASE-LOCKED LOOPS
    IHLENBURG, L
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 1979, 33 (06): : 258 - 261
  • [8] Analysis and Design Techniques for Supply-Noise Mitigation in Phase-Locked Loops
    Arakali, Abhijith
    Gondi, Srikanth
    Hanumolu, Pavan Kumar
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2010, 57 (11) : 2880 - 2889
  • [9] Supply-Noise Mitigation Techniques in Phase-Locked Loops
    Arakali, Abhijith
    Talebbeydokthi, Nema
    Gondi, Srikanth
    Hanumolu, Pavan Kumar
    ESSCIRC 2008: PROCEEDINGS OF THE 34TH EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2008, : 374 - +
  • [10] ANALYSIS OF PHASE-LOCKED LOOPS WITH A LIMITER IN PRESENCE OF NOISE
    ZHODZISHSKII, MI
    RADIOTEKHNIKA I ELEKTRONIKA, 1973, 18 (04): : 796 - 802