Vertical Silicon Nanowire Field Effect Transistors with Nanoscale Gate-All-Around

被引:108
|
作者
Guerfi, Youssouf [1 ]
Larrieu, Guilhem [1 ]
机构
[1] Univ Toulouse, CNRS, LAAS, 7 Ave Roche, F-31077 Toulouse, France
来源
关键词
Plasma Etching; Subthreshold Slope; Short Channel Effect; CMOS Inverter; Drain Induce Barrier Lowering;
D O I
10.1186/s11671-016-1396-7
中图分类号
TB3 [工程材料学];
学科分类号
0805 ; 080502 ;
摘要
Nanowires are considered building blocks for the ultimate scaling of MOS transistors, capable of pushing devices until the most extreme boundaries of miniaturization thanks to their physical and geometrical properties. In particular, nanowires' suitability for forming a gate-all-around (GAA) configuration confers to the device an optimum electrostatic control of the gate over the conduction channel and then a better immunity against the short channel effects (SCE). In this letter, a large-scale process of GAA vertical silicon nanowire (VNW) MOSFETs is presented. A top-down approach is adopted for the realization of VNWs with an optimum reproducibility followed by thin layer engineering at nanoscale. Good overall electrical performances were obtained, with excellent electrostatic behavior (a subthreshold slope (SS) of 95 mV/dec and a drain induced barrier lowering (DIBL) of 25 mV/V) for a 15-nm gate length. Finally, a first demonstration of dual integration of n-type and p-type VNW transistors for the realization of CMOS inverter is proposed.
引用
收藏
页数:7
相关论文
共 50 条
  • [21] Improved carrier injection in gate-all-around Schottky barrier silicon nanowire field-effect transistors
    Peng, J. W.
    Lee, S. J.
    Liang, G. C. Albert
    Singh, N.
    Zhu, S. Y.
    Lo, G. Q.
    Kwong, D. L.
    APPLIED PHYSICS LETTERS, 2008, 93 (07)
  • [22] Compact Modeling of 3D Vertical Junctionless Gate-all-around Silicon Nanowire Transistors
    Mukherjee, Chhandak
    Larrieu, Guilhem
    Maneux, Cristell
    2020 JOINT INTERNATIONAL EUROSOI WORKSHOP AND INTERNATIONAL CONFERENCE ON ULTIMATE INTEGRATION ON SILICON (EUROSOI-ULIS), 2020,
  • [23] Subthreshold Degradation of Gate-all-Around Silicon Nanowire Field-Effect Transistors: Effect of Interface Trap Charge
    Hong, B. H.
    Cho, N.
    Lee, S. J.
    Yu, Y. S.
    Choi, L.
    Jung, Y. C.
    Cho, K. H.
    Yeo, K. H.
    Kim, D. -W.
    Jin, G. Y.
    Oh, K. S.
    Park, D.
    Song, S. -H.
    Rieh, J. -S.
    Hwang, S. W.
    IEEE ELECTRON DEVICE LETTERS, 2011, 32 (09) : 1179 - 1181
  • [24] Random telegraph signals in nanoscale vertical junctionless transistors with gate-all-around
    Grall, Simon
    Kumar, Abhishek
    Jalabert, Laurent
    Kim, Soo-Hyeon
    Larrieut, Guilhem
    Clement, Nicolas
    APPLIED PHYSICS EXPRESS, 2022, 15 (07)
  • [25] Gate-All-Around Silicon Nanowire Field Effect Transistor Behavior at High Gate Voltages
    Nekovei, Reza
    Shiri, Daryoush
    Verma, Amit
    2024 IEEE 14TH INTERNATIONAL CONFERENCE NANOMATERIALS: APPLICATIONS & PROPERTIES, NAP 2024, 2024,
  • [26] Junctionless gate-all-around nanowire field-effect transistors with an extended gate in biomolecule detection
    Chen, Chih-Wei
    Lin, Ru-Zheng
    Chiang, Li-Chuan
    Pan, Fu-Ming
    Sheu, Jeng-Tzong
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2019, 58 (02)
  • [27] Electron Tomography of Gate-All-Around Nanowire Transistors
    Cherns, P. D.
    Lorut, F.
    Dupre, C.
    Tachi, K.
    Cooper, D.
    Chabli, A.
    Ernst, T.
    16TH INTERNATIONAL CONFERENCE ON MICROSCOPY OF SEMICONDUCTING MATERIALS, 2010, 209
  • [28] HCI and NBTI induced degradation in gate-all-around silicon nanowire transistors
    Huang, Ru
    Wang, Runsheng
    Liu, Changze
    Zhang, Liangliang
    Zhuge, Jing
    Tao, Yu
    Zou, Jibin
    Liu, Yuchao
    Wang, Yangyuan
    MICROELECTRONICS RELIABILITY, 2011, 51 (9-11) : 1515 - 1520
  • [29] Vertical Ge and GeSn heterojunction gate-all-around tunneling field effect transistors
    Schulze, Joerg
    Blech, Andreas
    Datta, Arnab
    Fischer, Inga A.
    Haehnel, Daniel
    Naasz, Sandra
    Rolseth, Erlend
    Tropper, Eva-Maria
    SOLID-STATE ELECTRONICS, 2015, 110 : 59 - 64
  • [30] YJunctionless Silicon-Nanowire Gate-All-Around Tunnel Field Effect Transistor
    Akram, M. W.
    Ghosh, Bahniman
    JOURNAL OF LOW POWER ELECTRONICS, 2014, 10 (02) : 286 - 292