Fabrication of High-Mobility Si0.7Ge0.3 Channel FinFET for Optimization of Device Electrical Performance

被引:2
|
作者
Li, Yan [1 ]
Cheng, Xiaohong [2 ]
Zhao, Fei [2 ]
Zhong, Zhaoyang [1 ]
Liu, Haoyan [2 ]
Zan, Ying [2 ]
Li, Tianshuo [1 ]
Li, Yongliang [2 ]
机构
[1] Beijing Informat Sci & Technol Univ, Sch Appl Sci, Beijing 100192, Peoples R China
[2] Chinese Acad Sci, Integrated Circuit Adv Proc Ctr, Inst Microelect, Beijing 100029, Peoples R China
关键词
D O I
10.1149/2162-8777/ac0f12
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
The fabrication process and electrical performance optimization of a high-mobility Si0.7Ge0.3 channel FinFET device were systematically explored. A high-quality of Si0.7Ge0.3 fin formation on Si substrates with shallow trench isolation-last (STI-last) scheme was first realized by a direct fin patterning and low-temperature STI annealing just after a blanket Si0.7Ge0.3 film growth on Si substrate. To solve the process compatibility issue of the Si0.7Ge0.3 fin, a new spacer etching process with CH3F/CF4-based plasma was developed because the existing spacer etching process is only appropriate for the Si fin and causes serious loss of the Si0.7Ge0.3 fin due to its low selectivity. Moreover, rapid thermal annealing at 850 degrees C for 30 s was chosen as the optimal source/drain (dopant activation process to maintain the thermal stability of the Si0.7Ge0.3 fin. In-situ O-3 passivation, Al2O3/HfO2 bi-layer gate dielectric, and an extra ground-plane doping implantation were identified as key factors for improving the electrical performance of the Si0.7Ge0.3 channel FinFET device. Finally, a Si0.7Ge0.3 channel FinFET device with a subthrehold swing of 87 mV dec(-1) and an I-on/I-off ratio of 4e(5) was fabricated successfully using the proposed processes.
引用
收藏
页数:5
相关论文
共 50 条
  • [2] RELAXED SI0.7GE0.3 BUFFER LAYERS FOR HIGH-MOBILITY DEVICES
    MOONEY, PM
    JORDANSWEET, JL
    ISMAIL, K
    CHU, JO
    FEENSTRA, RM
    LEGOUES, FK
    APPLIED PHYSICS LETTERS, 1995, 67 (16) : 2373 - 2375
  • [3] A high rectification efficiency Dual Fin Si0.7Ge0.3/Si/Si0.7Ge0.3 quantum well channel structure FinFET for 2.45 GHz micropower microwave wireless energy harvesting
    Ren, Jiazhi
    Song, Jianjun
    Zhang, Yuchen
    SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2025, 40 (03)
  • [4] Integration of Si0.7Ge0.3 fin onto a bulk-Si substrate and its P-type FinFET device fabrication
    Li, Yongliang
    Zhao, Fei
    Cheng, Xiaohong
    Liu, Haoyan
    Wang, Wenwu
    SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2021, 36 (12)
  • [5] Fabrication technique of the Si0.5Ge0.5 Fin for the high mobility channel FinFET device
    Zhao, Zhiqian
    Li, Yan
    Zan, Ying
    Li, Yongliang
    Li, Junjie
    Cheng, Xiaohong
    Wang, Guilei
    Liu, Haoyan
    Wang, Hanxiang
    Zhang, Qingzhu
    Ma, Xueli
    Wang, Xiaolei
    Yang, Hong
    Li, JunFeng
    Luo, Jun
    Yin, Huaxiang
    Wang, Wenwu
    SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2020, 35 (04)
  • [6] Comparative Analog Analysis of Si,Ge and Si0.7Ge0.3 Channel Based DG-JLFET
    Porwal, Ankita
    Sahu, Chitrakant
    Periasamy, C.
    2021 IEEE INTERNATIONAL SYMPOSIUM ON SMART ELECTRONIC SYSTEMS (ISES 2021), 2021, : 59 - 63
  • [7] Process optimization of the Si0.7Ge0.3 Fin Formation for the STI first scheme
    Zhao, Zhiqian
    Li, Yongliang
    Wang, Guilei
    Du, Anyan
    Li, Yan
    Zhang, Qingzhu
    Xu, Gaobo
    Zhang, Yongkui
    Luo, Jun
    Li, JunFeng
    Wang, Wenwu
    SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2019, 34 (12)
  • [8] Fabrication of high-mobility Ge p-channel MOSFETs on Si substrates
    Reinking, D
    Kammler, R
    Hoffmann, N
    Horn-von Hoegen, M
    Hofmann, KR
    ELECTRONICS LETTERS, 1999, 35 (06) : 503 - 504
  • [9] Critical thickness of Si0.7Ge0.3 layers in the fabrication of hf SiGe HBT's
    Shi, JL
    Nanver, LK
    Grimm, K
    Visser, CCG
    1998 5TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY PROCEEDINGS, 1998, : 788 - 791
  • [10] ALD metal-gate/high-κ gate stack for Si and Si0.7Ge0.3 surface-channel pMOSFETs
    Wu, D
    Persson, S
    Lindgren, AC
    Sjöblom, G
    Hellström, PE
    Olsson, J
    Zhang, SL
    Östling, M
    Vainonen-Ahlgren, E
    Tois, E
    Li, WM
    Tuominen, M
    ESSDERC 2003: PROCEEDINGS OF THE 33RD EUROPEAN SOLID-STATE DEVICE RESEARCH CONFERENCE, 2003, : 263 - 266