An output buffer for 3.3-V applications in a 0.13-μm 1/2.5-V CMOS process

被引:18
|
作者
Chen, Shih-Lun [1 ]
Ker, Ming-Dou [1 ]
机构
[1] Natl Chiao Tung Univ, Inst Elect, Nanoelect & Gigascale Syst Lab, Hsinchu 300, Taiwan
关键词
gate-oxide reliability; level converter; mixed-voltage I/O; output buffer;
D O I
10.1109/TCSII.2006.883202
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
With a 3.3-V interface, such as PCI-X application, high-voltage overstress on the gate oxide is a serious reliability problem in designing I/O circuits by using only 1/2.5-V low-voltage devices in a 0.13-mu m CMOS process. Thus, a new output buffer realized with low-voltage (1- and 2.5-V) devices to drive high-voltage signals for 3.3-V applications is proposed in this paper. The proposed output buffer has been fabricated in a 0.13-mu m 1/2.5-V 1P8M CMOS process with Cu interconnects. The experimental results have confirmed that the proposed output buffer can be successfully operated at 133 MHz without suffering high-voltage gate-oxide overstress in the 3.3-V interface. In addition, a new level converter that is realized with only 1- and 2.5-V devices that can convert 0/1-V voltage swing to 1/3.3-V voltage swing is also presented in this paper. The experimental results have also confirmed that the proposed level converter can be operated correctly.
引用
收藏
页码:14 / 18
页数:5
相关论文
共 50 条
  • [41] A 0.8-V Supply, 1.58% 3σ-Accuracy, 1.9-μW Bandgap Reference in 0.13-μm CMOS
    Cao, Yirui
    Zhuang, Haoyu
    Li, Qiang
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2024, 71 (04) : 1884 - 1888
  • [42] A 0.8 V 48 μW 82 dB SNDR 10-kHz BANDWIDTH ΣΔ MODULATOR IN 0.13-μM CMOS
    Lang, Wei
    Wan, Peiyuan
    Lin, Pingfen
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2013, 22 (04)
  • [43] A 1.2 V 200-MS/s 10-bit folding and interpolating ADC in 0.13-μm CMOS
    Chen, Yihui
    Huang, Qiuting
    Burger, Thomas
    ESSCIRC 2007: PROCEEDINGS OF THE 33RD EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2007, : 155 - 158
  • [44] A 1.5-V 45-mW direct-conversion WCDMA receiver IC in 0.13-μm CMOS
    Rogin, J
    Kouchev, I
    Brenna, G
    Tschopp, D
    Huang, QT
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2003, 38 (12) : 2239 - 2248
  • [45] A 1.5-v 2-9.6-GHz inductorless low-noise amplifier in 0.13-μm CMOS
    Li, Qiang
    Zhang, Yue Ping
    IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2007, 55 (10) : 2015 - 2023
  • [46] 5-V Buck Converter Using 3.3-V Standard CMOS Process With Adaptive Power Transistor Driver Increasing Efficiency and Maximum Load Capacity
    Nam, Hyunseok
    Ahn, Youngkook
    Roh, Jeongjin
    IEEE TRANSACTIONS ON POWER ELECTRONICS, 2012, 27 (01) : 463 - 471
  • [47] A Digitally Dynamic Power Supply Technique for 16-Channel 12 V-Tolerant Stimulator Realized in a 0.18-μm 1.8-V/3.3-V Low-Voltage CMOS Process
    Luo, Zhicong
    Ker, Ming-Dou
    Yang, Tzu-Yi
    Cheng, Wan-Hsueh
    IEEE TRANSACTIONS ON BIOMEDICAL CIRCUITS AND SYSTEMS, 2017, 11 (05) : 1087 - 1096
  • [48] A 1-V, 1-MS/s, 88-dB sigma-delta modulator in 0.13-μm digital CMOS technology
    Yao, LB
    Steyaert, M
    Sansen, W
    2005 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2005, : 180 - 183
  • [49] Design of a High-ESD- Robustness Multi-point LVDS Interface Using Current Mirror in 0.18-μm 3.3-V CMOS Process
    Qian, Lingli
    Huang, Xiaozong
    Li, Mingyu
    Hu, Shengdong
    2022 INTERNATIONAL EOS/ESD SYMPOSIUM ON DESIGN AND SYSTEM (IEDS), 2022,
  • [50] Dynamically Biased Low Power High Performance 3.3V Output Buffer in a Single Well Bulk CMOS 1.8V Oxide 45nm Process
    Rajagopal, Karthik
    2012 13TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED), 2012, : 159 - 164