An output buffer for 3.3-V applications in a 0.13-μm 1/2.5-V CMOS process

被引:18
|
作者
Chen, Shih-Lun [1 ]
Ker, Ming-Dou [1 ]
机构
[1] Natl Chiao Tung Univ, Inst Elect, Nanoelect & Gigascale Syst Lab, Hsinchu 300, Taiwan
关键词
gate-oxide reliability; level converter; mixed-voltage I/O; output buffer;
D O I
10.1109/TCSII.2006.883202
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
With a 3.3-V interface, such as PCI-X application, high-voltage overstress on the gate oxide is a serious reliability problem in designing I/O circuits by using only 1/2.5-V low-voltage devices in a 0.13-mu m CMOS process. Thus, a new output buffer realized with low-voltage (1- and 2.5-V) devices to drive high-voltage signals for 3.3-V applications is proposed in this paper. The proposed output buffer has been fabricated in a 0.13-mu m 1/2.5-V 1P8M CMOS process with Cu interconnects. The experimental results have confirmed that the proposed output buffer can be successfully operated at 133 MHz without suffering high-voltage gate-oxide overstress in the 3.3-V interface. In addition, a new level converter that is realized with only 1- and 2.5-V devices that can convert 0/1-V voltage swing to 1/3.3-V voltage swing is also presented in this paper. The experimental results have also confirmed that the proposed level converter can be operated correctly.
引用
收藏
页码:14 / 18
页数:5
相关论文
共 50 条
  • [31] A 0.5/0.8-V 9-GHz Frequency Synthesizer With Doubling Generation in 0.13-μm CMOS
    Yang, Ching-Yuan
    Chang, Chih-Hsiang
    Weng, Jun-Hong
    Wu, Hsin-Ming
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2011, 58 (02) : 65 - 69
  • [32] A 1.2-v, 5.8-mW, ultra-wideband folded mixer in 0.13-μm CMOS
    Choi, Kihwa
    Shin, Dong Hun
    Yue, C. Patrick
    2007 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS (RFIC) SYMPOSIUM, DIGEST OF PAPERS, 2007, : 489 - +
  • [33] A 3.3-v 18-bit digital audio sigma-delta modulator in 0.6-μm CMOS
    Yavari, M
    Hasanzadeh, MR
    Talebzadeh, J
    Shoaei, O
    2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL II, PROCEEDINGS, 2002, : 640 - 643
  • [34] A new full CMOS 2.5-V two-stage line driver with variable gain for ADSL applications
    Mehrmanesh, S
    Atarodi, M
    Aslanzadeh, HA
    Saeedi, S
    Safarian, AQ
    2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 4, PROCEEDINGS, 2004, : 405 - 408
  • [35] A 1-V, 82-dB, 2.5-MS/s, single loop, single bit delta-sigma modulator in 0.13-μm CMOS technology
    Tao, Yonghong
    Yao, Libin
    Lian, Yong
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2012, 71 (02) : 171 - 178
  • [36] Novel Frequency Quadrupler Design Covering the Entire V-Band in 0.13-μm SiGe Process
    Yuan, Shuai
    Schumacher, Hermann
    2014 IEEE 14TH TOPICAL MEETING ON SILICON MONOLITHIC INTEGRATED CIRCUITS IN RF SYSTEMS (SIRF), 2014, : 101 - 103
  • [37] A 1-V, 82-dB, 2.5-MS/s, single loop, single bit delta-sigma modulator in 0.13-μm CMOS technology
    Yonghong Tao
    Libin Yao
    Yong Lian
    Analog Integrated Circuits and Signal Processing, 2012, 71 : 171 - 178
  • [38] A 1-V 190-μW Delta-Sigma Audio ADC in 0.13-μm Full Digital CMOS Techonology
    Yang, Zhenglin
    Yao, Libin
    EDSSC: 2008 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS, 2008, : 73 - 76
  • [39] (1/3) x VDD-to-(3/2) x VDD Wide-Range I/O Buffer Using 0.35-μm 3.3-V CMOS Technology
    Huang, Chi-Chun
    Lee, Tzung-Je
    Chang, Wei-Chih
    Wang, Chua-Chin
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2010, 57 (02) : 126 - 130
  • [40] A Novel Dual-Directional SCR Structure With High Holding Voltage for 12-V Applications in 0.13-μm BCD Process
    Do, Kyoung-Il
    Song, Bo-Bae
    Koo, Yong-Seo
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2020, 67 (11) : 5020 - 5027