Electroencephalogram System Based on CMOS Analog Front-End Interleaved Chain Architecture

被引:0
|
作者
Abdallah, Aisha [1 ]
Mahmoud, Soliman [1 ]
机构
[1] Univ Sharjah, Dept Elect & Comp Engn, Sharjah, U Arab Emirates
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
CMOS Analog Front-End (AFE) interleaved chain architecture for EEG detection system is presented. The proposed chain consists of three stages; the first and the third stages are amplifiers, while the second stage is dual-notch low pass filter (DNLPF). A basic building block is based on operational transconductance amplifier (OTA) with digitally programmable feature. It is used to realize amplifier and DNLPF stages. The first stage is the cascaded instrumentation amplifier (CIA) which offers a fixed gain of 31dB with high pass cutoff frequency at 1Hz. Due to powerline interference; DNLPF is designed to have two notches at 50Hz and at 150Hz. The second notch is used to reject third harmonic of powerline signal. The variable gain amplifier (VGA) provides controllable gain (25dB-47dB). PSpice post layout simulation results for the extracted AFE using 0.25 mu m CMOS process and operating under +/- 0.8V supply voltage are also given. AFE has a gain ranging from 47dB to 68dB, a power dissipation of 27 mu W, and input referred noise (IRN) of 4 mu V/root Hz.
引用
收藏
页码:5 / 8
页数:4
相关论文
共 50 条
  • [41] A CMOS front-end for CCD cameras
    Mangelsdorf, C
    Nakamura, K
    Ho, S
    Brooks, T
    Nishio, K
    Matsumoto, H
    1996 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE, DIGEST OF TECHNICAL PAPERS, 1996, 39 : 186 - 187
  • [42] DSP FEATURES ANALOG FRONT-END
    VOLLMER, A
    ELECTRONICS-US, 1993, 66 (04): : 13 - 13
  • [43] Analog Sensing Front-End System for Harmonic Signal Classification
    White, Daniel J.
    William, Peter E.
    Hoffman, Michael W.
    Balkir, Sina
    Schemm, Nathan
    2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012), 2012, : 1155 - 1158
  • [44] Programmable Analog Front-End System for Ultrasonic SoC Hardware
    Vasudevan, Vidya
    Govindan, Pramod
    Saniie, Jafar
    2014 IEEE INTERNATIONAL CONFERENCE ON ELECTRO/INFORMATION TECHNOLOGY (EIT), 2014, : 356 - 361
  • [45] A BJT-Based CMOS Body Temperature Sensor Analog Front-End with Dynamic Element Matching
    Kwon, Yongsu
    Kim, Hyungseup
    You, Donggeun
    Heo, Hyunwoo
    Ko, Hyoungho
    Lee, Sangmin
    2021 INTERNATIONAL CONFERENCE ON ELECTRONICS, INFORMATION, AND COMMUNICATION (ICEIC), 2021,
  • [46] THE FRONT-END SYSTEM
    CHAPPELL, SG
    HENIG, FH
    WATSON, DS
    BELL SYSTEM TECHNICAL JOURNAL, 1982, 61 (06): : 1165 - 1176
  • [47] RF front-end architecture for a triple-band CMOS GPS receiver
    Jo, Ikkyun
    Bae, Jungnam
    Matsuoka, Toshimasa
    Ebinuma, Takuji
    MICROELECTRONICS JOURNAL, 2015, 46 (01) : 27 - 35
  • [48] A CMOS-based front-end downconverter for GPS applications
    不详
    MICROWAVE JOURNAL, 2002, 45 (01) : 176 - +
  • [49] A CMOS analog front end for ADCs
    Hu, Rongbin
    Zhang, Xiaoying
    2015 INTERNATIONAL CONFERENCE ON OPTOELECTRONICS AND MICROELECTRONICS (ICOM), 2015, : 244 - 247
  • [50] 65 nm CMOS analog front-end for pixel detectors at the HL-LHC
    Gaioni, L.
    De Canio, F.
    Manghisoni, M.
    Ratti, L.
    Re, V.
    Traversi, G.
    JOURNAL OF INSTRUMENTATION, 2016, 11